SYSTEM AND METHOD FOR PROVIDING OUTPUT SIGNAL WITHOUT OR WITH REDUCED JITTER

Systems and methods for providing an output signal based at least in part upon an input signal and a clock signal in a manner in which jitter is avoided or diminished, including for example a digital-to-analog converter (DAC), are disclosed herein. In one example embodiment, such a system includes a...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
1. Verfasser: SCHAPENDONK EDWIN
Format: Patent
Sprache:chi ; eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator SCHAPENDONK EDWIN
description Systems and methods for providing an output signal based at least in part upon an input signal and a clock signal in a manner in which jitter is avoided or diminished, including for example a digital-to-analog converter (DAC), are disclosed herein. In one example embodiment, such a system includes an output signal generating component, a first component having a first switch and a variable characteristic, and a plurality of second components each having a respective additional switch and a respective fixed characteristic. A value of the variable characteristic is set at least in part based upon input and clock signals so that, when the variable characteristic influences at least indirectly the generating of the output signal by the output signal generating component, the output signal attains a first level that at least indirectly depends upon a phase of the clock signal relative to the input signal. 本文中公开用于至少部分地基于输入信号和时钟信号以避免或减少抖动的方式提供输出信号的系统和方法,包括例如数/模转换器(DAC)。在个示例实施例中,此系统包括:输出信号产生组件;第组件,其具有第开关和可变特性;以及多个第二组
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_CN109586713A</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>CN109586713A</sourcerecordid><originalsourceid>FETCH-epo_espacenet_CN109586713A3</originalsourceid><addsrcrecordid>eNrjZPAJjgwOcfVVcPRzUfB1DfHwd1Fw8w9SCAjyD_N08fRzV_APDQkIDVEI9nT3c_RRCPcEKgFygUpATIUgV5dQZ1cXBS_PkBDXIB4G1rTEnOJUXijNzaDo5hri7KGbWpAfn1pckJicmpdaEu_sZ2hgaWphZm5o7GhMjBoA3a0uQw</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>SYSTEM AND METHOD FOR PROVIDING OUTPUT SIGNAL WITHOUT OR WITH REDUCED JITTER</title><source>esp@cenet</source><creator>SCHAPENDONK EDWIN</creator><creatorcontrib>SCHAPENDONK EDWIN</creatorcontrib><description>Systems and methods for providing an output signal based at least in part upon an input signal and a clock signal in a manner in which jitter is avoided or diminished, including for example a digital-to-analog converter (DAC), are disclosed herein. In one example embodiment, such a system includes an output signal generating component, a first component having a first switch and a variable characteristic, and a plurality of second components each having a respective additional switch and a respective fixed characteristic. A value of the variable characteristic is set at least in part based upon input and clock signals so that, when the variable characteristic influences at least indirectly the generating of the output signal by the output signal generating component, the output signal attains a first level that at least indirectly depends upon a phase of the clock signal relative to the input signal. 本文中公开用于至少部分地基于输入信号和时钟信号以避免或减少抖动的方式提供输出信号的系统和方法,包括例如数/模转换器(DAC)。在个示例实施例中,此系统包括:输出信号产生组件;第组件,其具有第开关和可变特性;以及多个第二组</description><language>chi ; eng</language><subject>AUTOMATIC CONTROL, STARTING, SYNCHRONISATION, OR STABILISATIONOF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES ; BASIC ELECTRONIC CIRCUITRY ; ELECTRICITY</subject><creationdate>2019</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20190405&amp;DB=EPODOC&amp;CC=CN&amp;NR=109586713A$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,780,885,25564,76547</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20190405&amp;DB=EPODOC&amp;CC=CN&amp;NR=109586713A$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>SCHAPENDONK EDWIN</creatorcontrib><title>SYSTEM AND METHOD FOR PROVIDING OUTPUT SIGNAL WITHOUT OR WITH REDUCED JITTER</title><description>Systems and methods for providing an output signal based at least in part upon an input signal and a clock signal in a manner in which jitter is avoided or diminished, including for example a digital-to-analog converter (DAC), are disclosed herein. In one example embodiment, such a system includes an output signal generating component, a first component having a first switch and a variable characteristic, and a plurality of second components each having a respective additional switch and a respective fixed characteristic. A value of the variable characteristic is set at least in part based upon input and clock signals so that, when the variable characteristic influences at least indirectly the generating of the output signal by the output signal generating component, the output signal attains a first level that at least indirectly depends upon a phase of the clock signal relative to the input signal. 本文中公开用于至少部分地基于输入信号和时钟信号以避免或减少抖动的方式提供输出信号的系统和方法,包括例如数/模转换器(DAC)。在个示例实施例中,此系统包括:输出信号产生组件;第组件,其具有第开关和可变特性;以及多个第二组</description><subject>AUTOMATIC CONTROL, STARTING, SYNCHRONISATION, OR STABILISATIONOF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES</subject><subject>BASIC ELECTRONIC CIRCUITRY</subject><subject>ELECTRICITY</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2019</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNrjZPAJjgwOcfVVcPRzUfB1DfHwd1Fw8w9SCAjyD_N08fRzV_APDQkIDVEI9nT3c_RRCPcEKgFygUpATIUgV5dQZ1cXBS_PkBDXIB4G1rTEnOJUXijNzaDo5hri7KGbWpAfn1pckJicmpdaEu_sZ2hgaWphZm5o7GhMjBoA3a0uQw</recordid><startdate>20190405</startdate><enddate>20190405</enddate><creator>SCHAPENDONK EDWIN</creator><scope>EVB</scope></search><sort><creationdate>20190405</creationdate><title>SYSTEM AND METHOD FOR PROVIDING OUTPUT SIGNAL WITHOUT OR WITH REDUCED JITTER</title><author>SCHAPENDONK EDWIN</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_CN109586713A3</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>chi ; eng</language><creationdate>2019</creationdate><topic>AUTOMATIC CONTROL, STARTING, SYNCHRONISATION, OR STABILISATIONOF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES</topic><topic>BASIC ELECTRONIC CIRCUITRY</topic><topic>ELECTRICITY</topic><toplevel>online_resources</toplevel><creatorcontrib>SCHAPENDONK EDWIN</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>SCHAPENDONK EDWIN</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>SYSTEM AND METHOD FOR PROVIDING OUTPUT SIGNAL WITHOUT OR WITH REDUCED JITTER</title><date>2019-04-05</date><risdate>2019</risdate><abstract>Systems and methods for providing an output signal based at least in part upon an input signal and a clock signal in a manner in which jitter is avoided or diminished, including for example a digital-to-analog converter (DAC), are disclosed herein. In one example embodiment, such a system includes an output signal generating component, a first component having a first switch and a variable characteristic, and a plurality of second components each having a respective additional switch and a respective fixed characteristic. A value of the variable characteristic is set at least in part based upon input and clock signals so that, when the variable characteristic influences at least indirectly the generating of the output signal by the output signal generating component, the output signal attains a first level that at least indirectly depends upon a phase of the clock signal relative to the input signal. 本文中公开用于至少部分地基于输入信号和时钟信号以避免或减少抖动的方式提供输出信号的系统和方法,包括例如数/模转换器(DAC)。在个示例实施例中,此系统包括:输出信号产生组件;第组件,其具有第开关和可变特性;以及多个第二组</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language chi ; eng
recordid cdi_epo_espacenet_CN109586713A
source esp@cenet
subjects AUTOMATIC CONTROL, STARTING, SYNCHRONISATION, OR STABILISATIONOF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
BASIC ELECTRONIC CIRCUITRY
ELECTRICITY
title SYSTEM AND METHOD FOR PROVIDING OUTPUT SIGNAL WITHOUT OR WITH REDUCED JITTER
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-02T00%3A04%3A46IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=SCHAPENDONK%20EDWIN&rft.date=2019-04-05&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3ECN109586713A%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true