Dynamic selection of output delay in a memory control device

In an example, a memory control device (104) includes an output circuit (310), an output delay unit (312), and a write-levelization controller (302). The output circuit is coupled to provide an output signal comprising a data signal or data strobe signal for a synchronous dynamic random access memor...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: CHOKSEY DHRUV, MAGEE TERENCE J
Format: Patent
Sprache:chi ; eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator CHOKSEY DHRUV
MAGEE TERENCE J
description In an example, a memory control device (104) includes an output circuit (310), an output delay unit (312), and a write-levelization controller (302). The output circuit is coupled to provide an output signal comprising a data signal or data strobe signal for a synchronous dynamic random access memory (SDRAM) system (106) having a plurality of ranks. The output delay unit is coupled to apply an output delay to a bitstream to be transmitted to generate the output signal. The output delay includes an aggregate of a de-skew delay and a write- levelization delay. The write-levelization delay controller is coupled to adjust the write-levelization delay for each write transaction to the SDRAM system of a plurality of write transactions based on a selected rank of the plurality of ranks. The de-skew delay is the same across the plurality of ranks for each of the plurality of write transactions. 在个示例中,存储器控制装置(104)包括输出电路(310)、输出延迟单元(312)和写入均衡控制器(302)。所述输出电路被耦接以向具有多个列的同步动态随机存取存储器(SDRAM)系统(106)提供包括数据信号或数据选通信号的输出信号。所述输出延迟
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_CN107077439A</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>CN107077439A</sourcerecordid><originalsourceid>FETCH-epo_espacenet_CN107077439A3</originalsourceid><addsrcrecordid>eNrjZLBxqcxLzM1MVihOzUlNLsnMz1PIT1PILy0pKC1RSEnNSaxUyMxTSFTITc3NL6pUSM7PKynKzwHKlGUmp_IwsKYl5hSn8kJpbgZFN9cQZw_d1IL8-NTigsTk1LzUknhnP0MDcwNzcxNjS0djYtQAANegL7E</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Dynamic selection of output delay in a memory control device</title><source>esp@cenet</source><creator>CHOKSEY DHRUV ; MAGEE TERENCE J</creator><creatorcontrib>CHOKSEY DHRUV ; MAGEE TERENCE J</creatorcontrib><description>In an example, a memory control device (104) includes an output circuit (310), an output delay unit (312), and a write-levelization controller (302). The output circuit is coupled to provide an output signal comprising a data signal or data strobe signal for a synchronous dynamic random access memory (SDRAM) system (106) having a plurality of ranks. The output delay unit is coupled to apply an output delay to a bitstream to be transmitted to generate the output signal. The output delay includes an aggregate of a de-skew delay and a write- levelization delay. The write-levelization delay controller is coupled to adjust the write-levelization delay for each write transaction to the SDRAM system of a plurality of write transactions based on a selected rank of the plurality of ranks. The de-skew delay is the same across the plurality of ranks for each of the plurality of write transactions. 在个示例中,存储器控制装置(104)包括输出电路(310)、输出延迟单元(312)和写入均衡控制器(302)。所述输出电路被耦接以向具有多个列的同步动态随机存取存储器(SDRAM)系统(106)提供包括数据信号或数据选通信号的输出信号。所述输出延迟</description><language>chi ; eng</language><subject>CALCULATING ; COMPUTING ; COUNTING ; ELECTRIC DIGITAL DATA PROCESSING ; INFORMATION STORAGE ; PHYSICS ; STATIC STORES</subject><creationdate>2017</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20170818&amp;DB=EPODOC&amp;CC=CN&amp;NR=107077439A$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,780,885,25564,76547</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20170818&amp;DB=EPODOC&amp;CC=CN&amp;NR=107077439A$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>CHOKSEY DHRUV</creatorcontrib><creatorcontrib>MAGEE TERENCE J</creatorcontrib><title>Dynamic selection of output delay in a memory control device</title><description>In an example, a memory control device (104) includes an output circuit (310), an output delay unit (312), and a write-levelization controller (302). The output circuit is coupled to provide an output signal comprising a data signal or data strobe signal for a synchronous dynamic random access memory (SDRAM) system (106) having a plurality of ranks. The output delay unit is coupled to apply an output delay to a bitstream to be transmitted to generate the output signal. The output delay includes an aggregate of a de-skew delay and a write- levelization delay. The write-levelization delay controller is coupled to adjust the write-levelization delay for each write transaction to the SDRAM system of a plurality of write transactions based on a selected rank of the plurality of ranks. The de-skew delay is the same across the plurality of ranks for each of the plurality of write transactions. 在个示例中,存储器控制装置(104)包括输出电路(310)、输出延迟单元(312)和写入均衡控制器(302)。所述输出电路被耦接以向具有多个列的同步动态随机存取存储器(SDRAM)系统(106)提供包括数据信号或数据选通信号的输出信号。所述输出延迟</description><subject>CALCULATING</subject><subject>COMPUTING</subject><subject>COUNTING</subject><subject>ELECTRIC DIGITAL DATA PROCESSING</subject><subject>INFORMATION STORAGE</subject><subject>PHYSICS</subject><subject>STATIC STORES</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2017</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNrjZLBxqcxLzM1MVihOzUlNLsnMz1PIT1PILy0pKC1RSEnNSaxUyMxTSFTITc3NL6pUSM7PKynKzwHKlGUmp_IwsKYl5hSn8kJpbgZFN9cQZw_d1IL8-NTigsTk1LzUknhnP0MDcwNzcxNjS0djYtQAANegL7E</recordid><startdate>20170818</startdate><enddate>20170818</enddate><creator>CHOKSEY DHRUV</creator><creator>MAGEE TERENCE J</creator><scope>EVB</scope></search><sort><creationdate>20170818</creationdate><title>Dynamic selection of output delay in a memory control device</title><author>CHOKSEY DHRUV ; MAGEE TERENCE J</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_CN107077439A3</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>chi ; eng</language><creationdate>2017</creationdate><topic>CALCULATING</topic><topic>COMPUTING</topic><topic>COUNTING</topic><topic>ELECTRIC DIGITAL DATA PROCESSING</topic><topic>INFORMATION STORAGE</topic><topic>PHYSICS</topic><topic>STATIC STORES</topic><toplevel>online_resources</toplevel><creatorcontrib>CHOKSEY DHRUV</creatorcontrib><creatorcontrib>MAGEE TERENCE J</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>CHOKSEY DHRUV</au><au>MAGEE TERENCE J</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Dynamic selection of output delay in a memory control device</title><date>2017-08-18</date><risdate>2017</risdate><abstract>In an example, a memory control device (104) includes an output circuit (310), an output delay unit (312), and a write-levelization controller (302). The output circuit is coupled to provide an output signal comprising a data signal or data strobe signal for a synchronous dynamic random access memory (SDRAM) system (106) having a plurality of ranks. The output delay unit is coupled to apply an output delay to a bitstream to be transmitted to generate the output signal. The output delay includes an aggregate of a de-skew delay and a write- levelization delay. The write-levelization delay controller is coupled to adjust the write-levelization delay for each write transaction to the SDRAM system of a plurality of write transactions based on a selected rank of the plurality of ranks. The de-skew delay is the same across the plurality of ranks for each of the plurality of write transactions. 在个示例中,存储器控制装置(104)包括输出电路(310)、输出延迟单元(312)和写入均衡控制器(302)。所述输出电路被耦接以向具有多个列的同步动态随机存取存储器(SDRAM)系统(106)提供包括数据信号或数据选通信号的输出信号。所述输出延迟</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language chi ; eng
recordid cdi_epo_espacenet_CN107077439A
source esp@cenet
subjects CALCULATING
COMPUTING
COUNTING
ELECTRIC DIGITAL DATA PROCESSING
INFORMATION STORAGE
PHYSICS
STATIC STORES
title Dynamic selection of output delay in a memory control device
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-02T08%3A43%3A04IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=CHOKSEY%20DHRUV&rft.date=2017-08-18&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3ECN107077439A%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true