Reception Circuit, Method For Adjusting Timing In Reception Circuit, And Semiconductor Device

A reception circuit includes a control signal generation circuit that generates a first enable signal based on a strobe signal and a second enable signal based on a core clock signal and a pointer control signal. A pattern data generation circuit generates determination pattern data from the first e...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: HIROYUKI KANO, HIROAKI UKAI, TAKANORI AOSHIMA, KAZUMI KOJIMA
Format: Patent
Sprache:chi ; eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator HIROYUKI KANO
HIROAKI UKAI
TAKANORI AOSHIMA
KAZUMI KOJIMA
description A reception circuit includes a control signal generation circuit that generates a first enable signal based on a strobe signal and a second enable signal based on a core clock signal and a pointer control signal. A pattern data generation circuit generates determination pattern data from the first enable signal. An asynchronous transfer circuit latches the determination pattern data based on the first enable signal and the strobe signal and outputs determination data corresponding to the latched determination pattern data based on the second enable signal and the core clock signal. A determination circuit determines a timing for generating the pointer control signal based on the determination data. A set value calculation circuit calculates a transfer set value based on the determination result of the determination circuit. The control signal generation circuit updates the pointer control signal based on the transfer set value. 本发明公开了接收电路、调整接收电路中的定时的方法及半导体器件。根据本发明的接收电路包括:控制信号生成电路,其基于选通信号生成第使能信号,并且基于核心时钟信号和指针控
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_CN106201909A</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>CN106201909A</sourcerecordid><originalsourceid>FETCH-epo_espacenet_CN106201909A3</originalsourceid><addsrcrecordid>eNrjZIgNSk1OLSjJzM9TcM4sSi7NLNFR8E0tychPUXDLL1JwTMkqLS7JzEtXCMnMBVGeeQpYdDjmpSgEp-ZmJufnpZQmlwA1uqSWZSan8jCwpiXmFKfyQmluBkU31xBnD93Ugvz41OKCxOTUvNSSeGc_QwMzIwNDSwNLR2Ni1AAAU_46_g</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Reception Circuit, Method For Adjusting Timing In Reception Circuit, And Semiconductor Device</title><source>esp@cenet</source><creator>HIROYUKI KANO ; HIROAKI UKAI ; TAKANORI AOSHIMA ; KAZUMI KOJIMA</creator><creatorcontrib>HIROYUKI KANO ; HIROAKI UKAI ; TAKANORI AOSHIMA ; KAZUMI KOJIMA</creatorcontrib><description>A reception circuit includes a control signal generation circuit that generates a first enable signal based on a strobe signal and a second enable signal based on a core clock signal and a pointer control signal. A pattern data generation circuit generates determination pattern data from the first enable signal. An asynchronous transfer circuit latches the determination pattern data based on the first enable signal and the strobe signal and outputs determination data corresponding to the latched determination pattern data based on the second enable signal and the core clock signal. A determination circuit determines a timing for generating the pointer control signal based on the determination data. A set value calculation circuit calculates a transfer set value based on the determination result of the determination circuit. The control signal generation circuit updates the pointer control signal based on the transfer set value. 本发明公开了接收电路、调整接收电路中的定时的方法及半导体器件。根据本发明的接收电路包括:控制信号生成电路,其基于选通信号生成第使能信号,并且基于核心时钟信号和指针控</description><language>chi ; eng</language><subject>CALCULATING ; COMPUTING ; COUNTING ; ELECTRIC DIGITAL DATA PROCESSING ; INFORMATION STORAGE ; PHYSICS ; STATIC STORES</subject><creationdate>2016</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20161207&amp;DB=EPODOC&amp;CC=CN&amp;NR=106201909A$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,776,881,25542,76290</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20161207&amp;DB=EPODOC&amp;CC=CN&amp;NR=106201909A$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>HIROYUKI KANO</creatorcontrib><creatorcontrib>HIROAKI UKAI</creatorcontrib><creatorcontrib>TAKANORI AOSHIMA</creatorcontrib><creatorcontrib>KAZUMI KOJIMA</creatorcontrib><title>Reception Circuit, Method For Adjusting Timing In Reception Circuit, And Semiconductor Device</title><description>A reception circuit includes a control signal generation circuit that generates a first enable signal based on a strobe signal and a second enable signal based on a core clock signal and a pointer control signal. A pattern data generation circuit generates determination pattern data from the first enable signal. An asynchronous transfer circuit latches the determination pattern data based on the first enable signal and the strobe signal and outputs determination data corresponding to the latched determination pattern data based on the second enable signal and the core clock signal. A determination circuit determines a timing for generating the pointer control signal based on the determination data. A set value calculation circuit calculates a transfer set value based on the determination result of the determination circuit. The control signal generation circuit updates the pointer control signal based on the transfer set value. 本发明公开了接收电路、调整接收电路中的定时的方法及半导体器件。根据本发明的接收电路包括:控制信号生成电路,其基于选通信号生成第使能信号,并且基于核心时钟信号和指针控</description><subject>CALCULATING</subject><subject>COMPUTING</subject><subject>COUNTING</subject><subject>ELECTRIC DIGITAL DATA PROCESSING</subject><subject>INFORMATION STORAGE</subject><subject>PHYSICS</subject><subject>STATIC STORES</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2016</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNrjZIgNSk1OLSjJzM9TcM4sSi7NLNFR8E0tychPUXDLL1JwTMkqLS7JzEtXCMnMBVGeeQpYdDjmpSgEp-ZmJufnpZQmlwA1uqSWZSan8jCwpiXmFKfyQmluBkU31xBnD93Ugvz41OKCxOTUvNSSeGc_QwMzIwNDSwNLR2Ni1AAAU_46_g</recordid><startdate>20161207</startdate><enddate>20161207</enddate><creator>HIROYUKI KANO</creator><creator>HIROAKI UKAI</creator><creator>TAKANORI AOSHIMA</creator><creator>KAZUMI KOJIMA</creator><scope>EVB</scope></search><sort><creationdate>20161207</creationdate><title>Reception Circuit, Method For Adjusting Timing In Reception Circuit, And Semiconductor Device</title><author>HIROYUKI KANO ; HIROAKI UKAI ; TAKANORI AOSHIMA ; KAZUMI KOJIMA</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_CN106201909A3</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>chi ; eng</language><creationdate>2016</creationdate><topic>CALCULATING</topic><topic>COMPUTING</topic><topic>COUNTING</topic><topic>ELECTRIC DIGITAL DATA PROCESSING</topic><topic>INFORMATION STORAGE</topic><topic>PHYSICS</topic><topic>STATIC STORES</topic><toplevel>online_resources</toplevel><creatorcontrib>HIROYUKI KANO</creatorcontrib><creatorcontrib>HIROAKI UKAI</creatorcontrib><creatorcontrib>TAKANORI AOSHIMA</creatorcontrib><creatorcontrib>KAZUMI KOJIMA</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>HIROYUKI KANO</au><au>HIROAKI UKAI</au><au>TAKANORI AOSHIMA</au><au>KAZUMI KOJIMA</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Reception Circuit, Method For Adjusting Timing In Reception Circuit, And Semiconductor Device</title><date>2016-12-07</date><risdate>2016</risdate><abstract>A reception circuit includes a control signal generation circuit that generates a first enable signal based on a strobe signal and a second enable signal based on a core clock signal and a pointer control signal. A pattern data generation circuit generates determination pattern data from the first enable signal. An asynchronous transfer circuit latches the determination pattern data based on the first enable signal and the strobe signal and outputs determination data corresponding to the latched determination pattern data based on the second enable signal and the core clock signal. A determination circuit determines a timing for generating the pointer control signal based on the determination data. A set value calculation circuit calculates a transfer set value based on the determination result of the determination circuit. The control signal generation circuit updates the pointer control signal based on the transfer set value. 本发明公开了接收电路、调整接收电路中的定时的方法及半导体器件。根据本发明的接收电路包括:控制信号生成电路,其基于选通信号生成第使能信号,并且基于核心时钟信号和指针控</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language chi ; eng
recordid cdi_epo_espacenet_CN106201909A
source esp@cenet
subjects CALCULATING
COMPUTING
COUNTING
ELECTRIC DIGITAL DATA PROCESSING
INFORMATION STORAGE
PHYSICS
STATIC STORES
title Reception Circuit, Method For Adjusting Timing In Reception Circuit, And Semiconductor Device
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-28T14%3A11%3A34IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=HIROYUKI%20KANO&rft.date=2016-12-07&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3ECN106201909A%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true