Write flow control for memory modules that include or interface with non-compliant memory technologies

Example embodiments relate to write flow control for memory modules that include or interface with non-compliant memory technologies. A memory module may include an interface to a memory bus and a memory controller that comply with a data transfer standard. The memory module may include a write buff...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: LESARTRE GREGG B, WHEELER ANDREW R
Format: Patent
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator LESARTRE GREGG B
WHEELER ANDREW R
description Example embodiments relate to write flow control for memory modules that include or interface with non-compliant memory technologies. A memory module may include an interface to a memory bus and a memory controller that comply with a data transfer standard. The memory module may include a write buffer to receive write commands from the interface to the memory bus. The write buffer may cause the write commands to be transmitted to the non-compliant memory technology using a communication protocol that does not comply with the data transfer standard. The memory module may include a flow control credit counter to monitor the capacity of the write buffer, and to provide a credit count to the memory controller that indicates the number of write commands that the write buffer can accept.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_CN105340017A</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>CN105340017A</sourcerecordid><originalsourceid>FETCH-epo_espacenet_CN105340017A3</originalsourceid><addsrcrecordid>eNqNjLEKwjAQhrM4iPoO5wMUWqo4S1GcnATHEtKLCVzuSnKl-PZ20N3pH77v-9fGP3NUBE8ygxPWLAReMiRMkt-QZJgIC2iwCpEdTQPCgiMrZm8dwhw1AAtXTtJI0bL-WkUXWEheEcvWrLylgrvvbsz-enl0twpH6bGMyxOj9t29qY_toa6b07n9x_kAwIpAMw</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Write flow control for memory modules that include or interface with non-compliant memory technologies</title><source>esp@cenet</source><creator>LESARTRE GREGG B ; WHEELER ANDREW R</creator><creatorcontrib>LESARTRE GREGG B ; WHEELER ANDREW R</creatorcontrib><description>Example embodiments relate to write flow control for memory modules that include or interface with non-compliant memory technologies. A memory module may include an interface to a memory bus and a memory controller that comply with a data transfer standard. The memory module may include a write buffer to receive write commands from the interface to the memory bus. The write buffer may cause the write commands to be transmitted to the non-compliant memory technology using a communication protocol that does not comply with the data transfer standard. The memory module may include a flow control credit counter to monitor the capacity of the write buffer, and to provide a credit count to the memory controller that indicates the number of write commands that the write buffer can accept.</description><language>eng</language><subject>INFORMATION STORAGE ; PHYSICS ; STATIC STORES</subject><creationdate>2016</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20160217&amp;DB=EPODOC&amp;CC=CN&amp;NR=105340017A$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,780,885,25562,76317</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20160217&amp;DB=EPODOC&amp;CC=CN&amp;NR=105340017A$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>LESARTRE GREGG B</creatorcontrib><creatorcontrib>WHEELER ANDREW R</creatorcontrib><title>Write flow control for memory modules that include or interface with non-compliant memory technologies</title><description>Example embodiments relate to write flow control for memory modules that include or interface with non-compliant memory technologies. A memory module may include an interface to a memory bus and a memory controller that comply with a data transfer standard. The memory module may include a write buffer to receive write commands from the interface to the memory bus. The write buffer may cause the write commands to be transmitted to the non-compliant memory technology using a communication protocol that does not comply with the data transfer standard. The memory module may include a flow control credit counter to monitor the capacity of the write buffer, and to provide a credit count to the memory controller that indicates the number of write commands that the write buffer can accept.</description><subject>INFORMATION STORAGE</subject><subject>PHYSICS</subject><subject>STATIC STORES</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2016</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNqNjLEKwjAQhrM4iPoO5wMUWqo4S1GcnATHEtKLCVzuSnKl-PZ20N3pH77v-9fGP3NUBE8ygxPWLAReMiRMkt-QZJgIC2iwCpEdTQPCgiMrZm8dwhw1AAtXTtJI0bL-WkUXWEheEcvWrLylgrvvbsz-enl0twpH6bGMyxOj9t29qY_toa6b07n9x_kAwIpAMw</recordid><startdate>20160217</startdate><enddate>20160217</enddate><creator>LESARTRE GREGG B</creator><creator>WHEELER ANDREW R</creator><scope>EVB</scope></search><sort><creationdate>20160217</creationdate><title>Write flow control for memory modules that include or interface with non-compliant memory technologies</title><author>LESARTRE GREGG B ; WHEELER ANDREW R</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_CN105340017A3</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2016</creationdate><topic>INFORMATION STORAGE</topic><topic>PHYSICS</topic><topic>STATIC STORES</topic><toplevel>online_resources</toplevel><creatorcontrib>LESARTRE GREGG B</creatorcontrib><creatorcontrib>WHEELER ANDREW R</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>LESARTRE GREGG B</au><au>WHEELER ANDREW R</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Write flow control for memory modules that include or interface with non-compliant memory technologies</title><date>2016-02-17</date><risdate>2016</risdate><abstract>Example embodiments relate to write flow control for memory modules that include or interface with non-compliant memory technologies. A memory module may include an interface to a memory bus and a memory controller that comply with a data transfer standard. The memory module may include a write buffer to receive write commands from the interface to the memory bus. The write buffer may cause the write commands to be transmitted to the non-compliant memory technology using a communication protocol that does not comply with the data transfer standard. The memory module may include a flow control credit counter to monitor the capacity of the write buffer, and to provide a credit count to the memory controller that indicates the number of write commands that the write buffer can accept.</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng
recordid cdi_epo_espacenet_CN105340017A
source esp@cenet
subjects INFORMATION STORAGE
PHYSICS
STATIC STORES
title Write flow control for memory modules that include or interface with non-compliant memory technologies
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-13T13%3A44%3A34IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=LESARTRE%20GREGG%20B&rft.date=2016-02-17&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3ECN105340017A%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true