Storage on-chip integrated structure based on power consumption control and control method therefor
The invention discloses a storage on-chip integrated structure based on power consumption control and a control method therefor. The storage on-chip integrated structure comprises a primary address decoder and a storage, wherein the storage comprises N secondary storage bodies; the storage is unifor...
Gespeichert in:
Hauptverfasser: | , , , , , |
---|---|
Format: | Patent |
Sprache: | eng |
Schlagworte: | |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
container_end_page | |
---|---|
container_issue | |
container_start_page | |
container_title | |
container_volume | |
creator | ZHANG LI'NA PEI RUXIA LOU MIAN ZHANG XUNYING XIAO JIANQING LUO MINTAO |
description | The invention discloses a storage on-chip integrated structure based on power consumption control and a control method therefor. The storage on-chip integrated structure comprises a primary address decoder and a storage, wherein the storage comprises N secondary storage bodies; the storage is uniformly divided into M parallel groups; a bus address and a bus chip selection signal are accessed into the input end of the primary address decoder; the primary address decoder is provided with M group chip selection signal output ends which are connected with input ends of the M groups respectively; the input end of each group is further connected with a bus address and a bus data signal; a group data output signal of each group is connected to the input end of a first multi-path selector; and the first multi-path selector is controlled by a group data output selection signal of the primary address decoder to output a final data output signal. The storage on-chip integrated structure based on the power consumption control is not limited by the types and storage capacities of storage devices; and the dynamic power consumption of storage bodies on a large-capacity chip is obviously reduced under the condition that the performance of a microprocessor is not influenced. |
format | Patent |
fullrecord | <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_CN104851452A</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>CN104851452A</sourcerecordid><originalsourceid>FETCH-epo_espacenet_CN104851452A3</originalsourceid><addsrcrecordid>eNqNijEOgkAQRbexMOodxgOQiEJCa4jGykZ7si4flgR2NrNDvL4Uxtrqvffz18Y9lMX2IA6Z80OkISh6sYqWksrsdBbQy6alOVDkN4QchzRPUYdlWVyFR7Kh_fkE9dySegg6lq1ZdXZM2H25Mfvr5VnfMkRukKJ1CNCmvueHoirzojyeT_98Pv-OPz4</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Storage on-chip integrated structure based on power consumption control and control method therefor</title><source>esp@cenet</source><creator>ZHANG LI'NA ; PEI RUXIA ; LOU MIAN ; ZHANG XUNYING ; XIAO JIANQING ; LUO MINTAO</creator><creatorcontrib>ZHANG LI'NA ; PEI RUXIA ; LOU MIAN ; ZHANG XUNYING ; XIAO JIANQING ; LUO MINTAO</creatorcontrib><description>The invention discloses a storage on-chip integrated structure based on power consumption control and a control method therefor. The storage on-chip integrated structure comprises a primary address decoder and a storage, wherein the storage comprises N secondary storage bodies; the storage is uniformly divided into M parallel groups; a bus address and a bus chip selection signal are accessed into the input end of the primary address decoder; the primary address decoder is provided with M group chip selection signal output ends which are connected with input ends of the M groups respectively; the input end of each group is further connected with a bus address and a bus data signal; a group data output signal of each group is connected to the input end of a first multi-path selector; and the first multi-path selector is controlled by a group data output selection signal of the primary address decoder to output a final data output signal. The storage on-chip integrated structure based on the power consumption control is not limited by the types and storage capacities of storage devices; and the dynamic power consumption of storage bodies on a large-capacity chip is obviously reduced under the condition that the performance of a microprocessor is not influenced.</description><language>eng</language><subject>INFORMATION STORAGE ; PHYSICS ; STATIC STORES</subject><creationdate>2015</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20150819&DB=EPODOC&CC=CN&NR=104851452A$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,776,881,25542,76289</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20150819&DB=EPODOC&CC=CN&NR=104851452A$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>ZHANG LI'NA</creatorcontrib><creatorcontrib>PEI RUXIA</creatorcontrib><creatorcontrib>LOU MIAN</creatorcontrib><creatorcontrib>ZHANG XUNYING</creatorcontrib><creatorcontrib>XIAO JIANQING</creatorcontrib><creatorcontrib>LUO MINTAO</creatorcontrib><title>Storage on-chip integrated structure based on power consumption control and control method therefor</title><description>The invention discloses a storage on-chip integrated structure based on power consumption control and a control method therefor. The storage on-chip integrated structure comprises a primary address decoder and a storage, wherein the storage comprises N secondary storage bodies; the storage is uniformly divided into M parallel groups; a bus address and a bus chip selection signal are accessed into the input end of the primary address decoder; the primary address decoder is provided with M group chip selection signal output ends which are connected with input ends of the M groups respectively; the input end of each group is further connected with a bus address and a bus data signal; a group data output signal of each group is connected to the input end of a first multi-path selector; and the first multi-path selector is controlled by a group data output selection signal of the primary address decoder to output a final data output signal. The storage on-chip integrated structure based on the power consumption control is not limited by the types and storage capacities of storage devices; and the dynamic power consumption of storage bodies on a large-capacity chip is obviously reduced under the condition that the performance of a microprocessor is not influenced.</description><subject>INFORMATION STORAGE</subject><subject>PHYSICS</subject><subject>STATIC STORES</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2015</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNqNijEOgkAQRbexMOodxgOQiEJCa4jGykZ7si4flgR2NrNDvL4Uxtrqvffz18Y9lMX2IA6Z80OkISh6sYqWksrsdBbQy6alOVDkN4QchzRPUYdlWVyFR7Kh_fkE9dySegg6lq1ZdXZM2H25Mfvr5VnfMkRukKJ1CNCmvueHoirzojyeT_98Pv-OPz4</recordid><startdate>20150819</startdate><enddate>20150819</enddate><creator>ZHANG LI'NA</creator><creator>PEI RUXIA</creator><creator>LOU MIAN</creator><creator>ZHANG XUNYING</creator><creator>XIAO JIANQING</creator><creator>LUO MINTAO</creator><scope>EVB</scope></search><sort><creationdate>20150819</creationdate><title>Storage on-chip integrated structure based on power consumption control and control method therefor</title><author>ZHANG LI'NA ; PEI RUXIA ; LOU MIAN ; ZHANG XUNYING ; XIAO JIANQING ; LUO MINTAO</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_CN104851452A3</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2015</creationdate><topic>INFORMATION STORAGE</topic><topic>PHYSICS</topic><topic>STATIC STORES</topic><toplevel>online_resources</toplevel><creatorcontrib>ZHANG LI'NA</creatorcontrib><creatorcontrib>PEI RUXIA</creatorcontrib><creatorcontrib>LOU MIAN</creatorcontrib><creatorcontrib>ZHANG XUNYING</creatorcontrib><creatorcontrib>XIAO JIANQING</creatorcontrib><creatorcontrib>LUO MINTAO</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>ZHANG LI'NA</au><au>PEI RUXIA</au><au>LOU MIAN</au><au>ZHANG XUNYING</au><au>XIAO JIANQING</au><au>LUO MINTAO</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Storage on-chip integrated structure based on power consumption control and control method therefor</title><date>2015-08-19</date><risdate>2015</risdate><abstract>The invention discloses a storage on-chip integrated structure based on power consumption control and a control method therefor. The storage on-chip integrated structure comprises a primary address decoder and a storage, wherein the storage comprises N secondary storage bodies; the storage is uniformly divided into M parallel groups; a bus address and a bus chip selection signal are accessed into the input end of the primary address decoder; the primary address decoder is provided with M group chip selection signal output ends which are connected with input ends of the M groups respectively; the input end of each group is further connected with a bus address and a bus data signal; a group data output signal of each group is connected to the input end of a first multi-path selector; and the first multi-path selector is controlled by a group data output selection signal of the primary address decoder to output a final data output signal. The storage on-chip integrated structure based on the power consumption control is not limited by the types and storage capacities of storage devices; and the dynamic power consumption of storage bodies on a large-capacity chip is obviously reduced under the condition that the performance of a microprocessor is not influenced.</abstract><oa>free_for_read</oa></addata></record> |
fulltext | fulltext_linktorsrc |
identifier | |
ispartof | |
issn | |
language | eng |
recordid | cdi_epo_espacenet_CN104851452A |
source | esp@cenet |
subjects | INFORMATION STORAGE PHYSICS STATIC STORES |
title | Storage on-chip integrated structure based on power consumption control and control method therefor |
url | https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-02-08T10%3A11%3A11IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=ZHANG%20LI'NA&rft.date=2015-08-19&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3ECN104851452A%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true |