SiC MOS capacitor with Al2O3/La2O3/SiO2 stacked gate dielectric layer and manufacturing method of SiC MOS capacitor
The invention relates to a SiC MOS capacitor with an Al2O3/La2O3/SiO2 stacked gate dielectric layer and a manufacturing method of the SiC MOS capacitor. A SiC substrate is a heavy-doped SiC substrate layer and a light-doped SiC epitaxial layer is arranged on the SiC substrate layer; the stacked gate...
Gespeichert in:
Hauptverfasser: | , , , |
---|---|
Format: | Patent |
Sprache: | eng |
Schlagworte: | |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
container_end_page | |
---|---|
container_issue | |
container_start_page | |
container_title | |
container_volume | |
creator | ZHANG YUMING LYU HONGLIANG JIA RENXU ZHAO DONGHUI |
description | The invention relates to a SiC MOS capacitor with an Al2O3/La2O3/SiO2 stacked gate dielectric layer and a manufacturing method of the SiC MOS capacitor. A SiC substrate is a heavy-doped SiC substrate layer and a light-doped SiC epitaxial layer is arranged on the SiC substrate layer; the stacked gate dielectric layer comprises a lower SiO2 transition layer, a La2O3 layer and an Al2O3 covering layer; the lower SiO2 transition layer is arranged on the SiC epitaxial layer; the La2O3 layer is arranged on the lower SiO2 transition layer; the Al2O3 covering layer is arranged on the La2O3 layer; positive and negative electrodes are connected with the surface of the Al2O3 covering layer and the back of the SiC substrate. The SiC MOS capacitor with the stacked gate dielectric layer has the advantages that the interface state density and the border trap density are reduced, the MOS channel mobility is enhanced, the gate leak current is reduced and the voltage endurance capability of the dielectric layer is improved; as a result, the quality of the SiC MOS capacitor is improved and the reliability of the capacitor is enhanced. |
format | Patent |
fullrecord | <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_CN104617161A</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>CN104617161A</sourcerecordid><originalsourceid>FETCH-epo_espacenet_CN104617161A3</originalsourceid><addsrcrecordid>eNqNjbEKwjAQQLs4iPoP5weIppU6l6I4qB3qLkdybQ_TpCRXxL9Xwc3F5b3lwZsmseYSzlUNGgfULD7Ag6WDwqZVtj7hhzVXKURBfScDLQqBYbKkJbAGi08KgM5Aj25sUMsY2LXQk3TegG_g5zBPJg3aSIuvZ8nysL-WxxUN_kbxXZEjuZUXtdnmaqdyVWT_NC8z-kFD</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>SiC MOS capacitor with Al2O3/La2O3/SiO2 stacked gate dielectric layer and manufacturing method of SiC MOS capacitor</title><source>esp@cenet</source><creator>ZHANG YUMING ; LYU HONGLIANG ; JIA RENXU ; ZHAO DONGHUI</creator><creatorcontrib>ZHANG YUMING ; LYU HONGLIANG ; JIA RENXU ; ZHAO DONGHUI</creatorcontrib><description>The invention relates to a SiC MOS capacitor with an Al2O3/La2O3/SiO2 stacked gate dielectric layer and a manufacturing method of the SiC MOS capacitor. A SiC substrate is a heavy-doped SiC substrate layer and a light-doped SiC epitaxial layer is arranged on the SiC substrate layer; the stacked gate dielectric layer comprises a lower SiO2 transition layer, a La2O3 layer and an Al2O3 covering layer; the lower SiO2 transition layer is arranged on the SiC epitaxial layer; the La2O3 layer is arranged on the lower SiO2 transition layer; the Al2O3 covering layer is arranged on the La2O3 layer; positive and negative electrodes are connected with the surface of the Al2O3 covering layer and the back of the SiC substrate. The SiC MOS capacitor with the stacked gate dielectric layer has the advantages that the interface state density and the border trap density are reduced, the MOS channel mobility is enhanced, the gate leak current is reduced and the voltage endurance capability of the dielectric layer is improved; as a result, the quality of the SiC MOS capacitor is improved and the reliability of the capacitor is enhanced.</description><language>eng</language><subject>BASIC ELECTRIC ELEMENTS ; ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR ; ELECTRICITY ; SEMICONDUCTOR DEVICES</subject><creationdate>2015</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20150513&DB=EPODOC&CC=CN&NR=104617161A$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,778,883,25547,76298</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20150513&DB=EPODOC&CC=CN&NR=104617161A$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>ZHANG YUMING</creatorcontrib><creatorcontrib>LYU HONGLIANG</creatorcontrib><creatorcontrib>JIA RENXU</creatorcontrib><creatorcontrib>ZHAO DONGHUI</creatorcontrib><title>SiC MOS capacitor with Al2O3/La2O3/SiO2 stacked gate dielectric layer and manufacturing method of SiC MOS capacitor</title><description>The invention relates to a SiC MOS capacitor with an Al2O3/La2O3/SiO2 stacked gate dielectric layer and a manufacturing method of the SiC MOS capacitor. A SiC substrate is a heavy-doped SiC substrate layer and a light-doped SiC epitaxial layer is arranged on the SiC substrate layer; the stacked gate dielectric layer comprises a lower SiO2 transition layer, a La2O3 layer and an Al2O3 covering layer; the lower SiO2 transition layer is arranged on the SiC epitaxial layer; the La2O3 layer is arranged on the lower SiO2 transition layer; the Al2O3 covering layer is arranged on the La2O3 layer; positive and negative electrodes are connected with the surface of the Al2O3 covering layer and the back of the SiC substrate. The SiC MOS capacitor with the stacked gate dielectric layer has the advantages that the interface state density and the border trap density are reduced, the MOS channel mobility is enhanced, the gate leak current is reduced and the voltage endurance capability of the dielectric layer is improved; as a result, the quality of the SiC MOS capacitor is improved and the reliability of the capacitor is enhanced.</description><subject>BASIC ELECTRIC ELEMENTS</subject><subject>ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR</subject><subject>ELECTRICITY</subject><subject>SEMICONDUCTOR DEVICES</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2015</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNqNjbEKwjAQQLs4iPoP5weIppU6l6I4qB3qLkdybQ_TpCRXxL9Xwc3F5b3lwZsmseYSzlUNGgfULD7Ag6WDwqZVtj7hhzVXKURBfScDLQqBYbKkJbAGi08KgM5Aj25sUMsY2LXQk3TegG_g5zBPJg3aSIuvZ8nysL-WxxUN_kbxXZEjuZUXtdnmaqdyVWT_NC8z-kFD</recordid><startdate>20150513</startdate><enddate>20150513</enddate><creator>ZHANG YUMING</creator><creator>LYU HONGLIANG</creator><creator>JIA RENXU</creator><creator>ZHAO DONGHUI</creator><scope>EVB</scope></search><sort><creationdate>20150513</creationdate><title>SiC MOS capacitor with Al2O3/La2O3/SiO2 stacked gate dielectric layer and manufacturing method of SiC MOS capacitor</title><author>ZHANG YUMING ; LYU HONGLIANG ; JIA RENXU ; ZHAO DONGHUI</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_CN104617161A3</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2015</creationdate><topic>BASIC ELECTRIC ELEMENTS</topic><topic>ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR</topic><topic>ELECTRICITY</topic><topic>SEMICONDUCTOR DEVICES</topic><toplevel>online_resources</toplevel><creatorcontrib>ZHANG YUMING</creatorcontrib><creatorcontrib>LYU HONGLIANG</creatorcontrib><creatorcontrib>JIA RENXU</creatorcontrib><creatorcontrib>ZHAO DONGHUI</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>ZHANG YUMING</au><au>LYU HONGLIANG</au><au>JIA RENXU</au><au>ZHAO DONGHUI</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>SiC MOS capacitor with Al2O3/La2O3/SiO2 stacked gate dielectric layer and manufacturing method of SiC MOS capacitor</title><date>2015-05-13</date><risdate>2015</risdate><abstract>The invention relates to a SiC MOS capacitor with an Al2O3/La2O3/SiO2 stacked gate dielectric layer and a manufacturing method of the SiC MOS capacitor. A SiC substrate is a heavy-doped SiC substrate layer and a light-doped SiC epitaxial layer is arranged on the SiC substrate layer; the stacked gate dielectric layer comprises a lower SiO2 transition layer, a La2O3 layer and an Al2O3 covering layer; the lower SiO2 transition layer is arranged on the SiC epitaxial layer; the La2O3 layer is arranged on the lower SiO2 transition layer; the Al2O3 covering layer is arranged on the La2O3 layer; positive and negative electrodes are connected with the surface of the Al2O3 covering layer and the back of the SiC substrate. The SiC MOS capacitor with the stacked gate dielectric layer has the advantages that the interface state density and the border trap density are reduced, the MOS channel mobility is enhanced, the gate leak current is reduced and the voltage endurance capability of the dielectric layer is improved; as a result, the quality of the SiC MOS capacitor is improved and the reliability of the capacitor is enhanced.</abstract><oa>free_for_read</oa></addata></record> |
fulltext | fulltext_linktorsrc |
identifier | |
ispartof | |
issn | |
language | eng |
recordid | cdi_epo_espacenet_CN104617161A |
source | esp@cenet |
subjects | BASIC ELECTRIC ELEMENTS ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR ELECTRICITY SEMICONDUCTOR DEVICES |
title | SiC MOS capacitor with Al2O3/La2O3/SiO2 stacked gate dielectric layer and manufacturing method of SiC MOS capacitor |
url | https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-17T04%3A41%3A09IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=ZHANG%20YUMING&rft.date=2015-05-13&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3ECN104617161A%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true |