Method for manufacturing semiconductor structure and vertical channel memory structure
The invention relates to a method for manufacturing a semiconductor structure and a vertical channel memory structure. The method comprises the following steps of: preparing the vertical channel memory structure for filling a physical isolation channel defined in the vertical channel memory structur...
Gespeichert in:
Hauptverfasser: | , |
---|---|
Format: | Patent |
Sprache: | chi ; eng |
Schlagworte: | |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
container_end_page | |
---|---|
container_issue | |
container_start_page | |
container_title | |
container_volume | |
creator | HAN ZONGTING HUANG YUFENG |
description | The invention relates to a method for manufacturing a semiconductor structure and a vertical channel memory structure. The method comprises the following steps of: preparing the vertical channel memory structure for filling a physical isolation channel defined in the vertical channel memory structure, wherein the physical isolation channel is defined between adjacent active structures and extended in the first direction, and the active structures are also defined in passages which are opposite to two sides of the physical isolation channel and adjacent to the active structures; and applying a plurality of dielectric layers (such as silicon oxide, silicon nitride and silicon oxide (ONO) layers), a polycrystalline silicon cushion layer and/or an oxide film for filling the physical isolation channel. The invention also provides the vertical channel memory structure. By the method, a small space in a memory array can be filled in a relatively simple and economical mode, and particularly the physical isolation cha |
format | Patent |
fullrecord | <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_CN102569199A</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>CN102569199A</sourcerecordid><originalsourceid>FETCH-epo_espacenet_CN102569199A3</originalsourceid><addsrcrecordid>eNrjZAjzTS3JyE9RSMsvUshNzCtNS0wuKS3KzEtXKE7NzUzOz0spTS4ByhWXFJWCZFIVEvNSFMpSi0oykxNzFJIzEvPyUnMUclNz84sqEap4GFjTEnOKU3mhNDeDoptriLOHbmpBfnxqcUFicmpeakm8s5-hgZGpmaWhpaWjMTFqAMBAOu0</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Method for manufacturing semiconductor structure and vertical channel memory structure</title><source>esp@cenet</source><creator>HAN ZONGTING ; HUANG YUFENG</creator><creatorcontrib>HAN ZONGTING ; HUANG YUFENG</creatorcontrib><description>The invention relates to a method for manufacturing a semiconductor structure and a vertical channel memory structure. The method comprises the following steps of: preparing the vertical channel memory structure for filling a physical isolation channel defined in the vertical channel memory structure, wherein the physical isolation channel is defined between adjacent active structures and extended in the first direction, and the active structures are also defined in passages which are opposite to two sides of the physical isolation channel and adjacent to the active structures; and applying a plurality of dielectric layers (such as silicon oxide, silicon nitride and silicon oxide (ONO) layers), a polycrystalline silicon cushion layer and/or an oxide film for filling the physical isolation channel. The invention also provides the vertical channel memory structure. By the method, a small space in a memory array can be filled in a relatively simple and economical mode, and particularly the physical isolation cha</description><language>chi ; eng</language><subject>BASIC ELECTRIC ELEMENTS ; ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR ; ELECTRICITY ; SEMICONDUCTOR DEVICES</subject><creationdate>2012</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20120711&DB=EPODOC&CC=CN&NR=102569199A$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,780,885,25562,76317</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20120711&DB=EPODOC&CC=CN&NR=102569199A$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>HAN ZONGTING</creatorcontrib><creatorcontrib>HUANG YUFENG</creatorcontrib><title>Method for manufacturing semiconductor structure and vertical channel memory structure</title><description>The invention relates to a method for manufacturing a semiconductor structure and a vertical channel memory structure. The method comprises the following steps of: preparing the vertical channel memory structure for filling a physical isolation channel defined in the vertical channel memory structure, wherein the physical isolation channel is defined between adjacent active structures and extended in the first direction, and the active structures are also defined in passages which are opposite to two sides of the physical isolation channel and adjacent to the active structures; and applying a plurality of dielectric layers (such as silicon oxide, silicon nitride and silicon oxide (ONO) layers), a polycrystalline silicon cushion layer and/or an oxide film for filling the physical isolation channel. The invention also provides the vertical channel memory structure. By the method, a small space in a memory array can be filled in a relatively simple and economical mode, and particularly the physical isolation cha</description><subject>BASIC ELECTRIC ELEMENTS</subject><subject>ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR</subject><subject>ELECTRICITY</subject><subject>SEMICONDUCTOR DEVICES</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2012</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNrjZAjzTS3JyE9RSMsvUshNzCtNS0wuKS3KzEtXKE7NzUzOz0spTS4ByhWXFJWCZFIVEvNSFMpSi0oykxNzFJIzEvPyUnMUclNz84sqEap4GFjTEnOKU3mhNDeDoptriLOHbmpBfnxqcUFicmpeakm8s5-hgZGpmaWhpaWjMTFqAMBAOu0</recordid><startdate>20120711</startdate><enddate>20120711</enddate><creator>HAN ZONGTING</creator><creator>HUANG YUFENG</creator><scope>EVB</scope></search><sort><creationdate>20120711</creationdate><title>Method for manufacturing semiconductor structure and vertical channel memory structure</title><author>HAN ZONGTING ; HUANG YUFENG</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_CN102569199A3</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>chi ; eng</language><creationdate>2012</creationdate><topic>BASIC ELECTRIC ELEMENTS</topic><topic>ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR</topic><topic>ELECTRICITY</topic><topic>SEMICONDUCTOR DEVICES</topic><toplevel>online_resources</toplevel><creatorcontrib>HAN ZONGTING</creatorcontrib><creatorcontrib>HUANG YUFENG</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>HAN ZONGTING</au><au>HUANG YUFENG</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Method for manufacturing semiconductor structure and vertical channel memory structure</title><date>2012-07-11</date><risdate>2012</risdate><abstract>The invention relates to a method for manufacturing a semiconductor structure and a vertical channel memory structure. The method comprises the following steps of: preparing the vertical channel memory structure for filling a physical isolation channel defined in the vertical channel memory structure, wherein the physical isolation channel is defined between adjacent active structures and extended in the first direction, and the active structures are also defined in passages which are opposite to two sides of the physical isolation channel and adjacent to the active structures; and applying a plurality of dielectric layers (such as silicon oxide, silicon nitride and silicon oxide (ONO) layers), a polycrystalline silicon cushion layer and/or an oxide film for filling the physical isolation channel. The invention also provides the vertical channel memory structure. By the method, a small space in a memory array can be filled in a relatively simple and economical mode, and particularly the physical isolation cha</abstract><oa>free_for_read</oa></addata></record> |
fulltext | fulltext_linktorsrc |
identifier | |
ispartof | |
issn | |
language | chi ; eng |
recordid | cdi_epo_espacenet_CN102569199A |
source | esp@cenet |
subjects | BASIC ELECTRIC ELEMENTS ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR ELECTRICITY SEMICONDUCTOR DEVICES |
title | Method for manufacturing semiconductor structure and vertical channel memory structure |
url | https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-09T23%3A53%3A20IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=HAN%20ZONGTING&rft.date=2012-07-11&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3ECN102569199A%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true |