Enhancement of detection of defects on display panels using front lighting
Front-side illumination apparatus and methods are provided to enable, in general, detection of a-Si residue defects at the array test step well before the cell step. A-Si has high resistivity without exposure to light making it difficult to detect in conventional TFT-array test procedures. On the ot...
Gespeichert in:
Hauptverfasser: | , , , , , |
---|---|
Format: | Patent |
Sprache: | chi ; eng |
Schlagworte: | |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
container_end_page | |
---|---|
container_issue | |
container_start_page | |
container_title | |
container_volume | |
creator | TOET DANIEL MYUNGCHUL JUN PHAM SAVIER ERSAHIN ATILA JONES LLOYD JUNG SAM SOO |
description | Front-side illumination apparatus and methods are provided to enable, in general, detection of a-Si residue defects at the array test step well before the cell step. A-Si has high resistivity without exposure to light making it difficult to detect in conventional TFT-array test procedures. On the other hand, when the a-Si residue is illuminated with a light, its resistivity decreases, which, in turn, changes the electrical properties of the TFT array cell, which may be detected using the voltage imaging optical system (VIOS). In one implementation, the TFT array cell is exposed to illuminating light pulses, impacting the top side of the TFT panel during the testing performed using the VIOS. In one implementation, the front side illumination is traveling along the same path as the illumination used for voltage imaging in the VIOS. In another implementation, light source(s) for front side illumination are located in the close proximity to the VIOS modulator. |
format | Patent |
fullrecord | <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_CN102037371A</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>CN102037371A</sourcerecordid><originalsourceid>FETCH-epo_espacenet_CN102037371A3</originalsourceid><addsrcrecordid>eNrjZPByzctIzEtOzU3NK1HIT1NISS1JTS7JzM-DcNKAnGIFIC8ls7ggJ7FSoSAxLzWnWKG0ODMvXSGtKB-oKyczPaMEyOVhYE1LzClO5YXS3AyKbq4hzh66qQX58anFBYnJqXmpJfHOfoYGRgbG5sbmho7GxKgBABx-NQk</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Enhancement of detection of defects on display panels using front lighting</title><source>esp@cenet</source><creator>TOET DANIEL ; MYUNGCHUL JUN ; PHAM SAVIER ; ERSAHIN ATILA ; JONES LLOYD ; JUNG SAM SOO</creator><creatorcontrib>TOET DANIEL ; MYUNGCHUL JUN ; PHAM SAVIER ; ERSAHIN ATILA ; JONES LLOYD ; JUNG SAM SOO</creatorcontrib><description>Front-side illumination apparatus and methods are provided to enable, in general, detection of a-Si residue defects at the array test step well before the cell step. A-Si has high resistivity without exposure to light making it difficult to detect in conventional TFT-array test procedures. On the other hand, when the a-Si residue is illuminated with a light, its resistivity decreases, which, in turn, changes the electrical properties of the TFT array cell, which may be detected using the voltage imaging optical system (VIOS). In one implementation, the TFT array cell is exposed to illuminating light pulses, impacting the top side of the TFT panel during the testing performed using the VIOS. In one implementation, the front side illumination is traveling along the same path as the illumination used for voltage imaging in the VIOS. In another implementation, light source(s) for front side illumination are located in the close proximity to the VIOS modulator.</description><language>chi ; eng</language><subject>ADVERTISING ; ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICESUSING STATIC MEANS TO PRESENT VARIABLE INFORMATION ; CRYPTOGRAPHY ; DISPLAY ; EDUCATION ; MEASURING ; MEASURING ELECTRIC VARIABLES ; MEASURING MAGNETIC VARIABLES ; PHYSICS ; SEALS ; TESTING</subject><creationdate>2011</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20110427&DB=EPODOC&CC=CN&NR=102037371A$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,780,885,25564,76547</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20110427&DB=EPODOC&CC=CN&NR=102037371A$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>TOET DANIEL</creatorcontrib><creatorcontrib>MYUNGCHUL JUN</creatorcontrib><creatorcontrib>PHAM SAVIER</creatorcontrib><creatorcontrib>ERSAHIN ATILA</creatorcontrib><creatorcontrib>JONES LLOYD</creatorcontrib><creatorcontrib>JUNG SAM SOO</creatorcontrib><title>Enhancement of detection of defects on display panels using front lighting</title><description>Front-side illumination apparatus and methods are provided to enable, in general, detection of a-Si residue defects at the array test step well before the cell step. A-Si has high resistivity without exposure to light making it difficult to detect in conventional TFT-array test procedures. On the other hand, when the a-Si residue is illuminated with a light, its resistivity decreases, which, in turn, changes the electrical properties of the TFT array cell, which may be detected using the voltage imaging optical system (VIOS). In one implementation, the TFT array cell is exposed to illuminating light pulses, impacting the top side of the TFT panel during the testing performed using the VIOS. In one implementation, the front side illumination is traveling along the same path as the illumination used for voltage imaging in the VIOS. In another implementation, light source(s) for front side illumination are located in the close proximity to the VIOS modulator.</description><subject>ADVERTISING</subject><subject>ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICESUSING STATIC MEANS TO PRESENT VARIABLE INFORMATION</subject><subject>CRYPTOGRAPHY</subject><subject>DISPLAY</subject><subject>EDUCATION</subject><subject>MEASURING</subject><subject>MEASURING ELECTRIC VARIABLES</subject><subject>MEASURING MAGNETIC VARIABLES</subject><subject>PHYSICS</subject><subject>SEALS</subject><subject>TESTING</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2011</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNrjZPByzctIzEtOzU3NK1HIT1NISS1JTS7JzM-DcNKAnGIFIC8ls7ggJ7FSoSAxLzWnWKG0ODMvXSGtKB-oKyczPaMEyOVhYE1LzClO5YXS3AyKbq4hzh66qQX58anFBYnJqXmpJfHOfoYGRgbG5sbmho7GxKgBABx-NQk</recordid><startdate>20110427</startdate><enddate>20110427</enddate><creator>TOET DANIEL</creator><creator>MYUNGCHUL JUN</creator><creator>PHAM SAVIER</creator><creator>ERSAHIN ATILA</creator><creator>JONES LLOYD</creator><creator>JUNG SAM SOO</creator><scope>EVB</scope></search><sort><creationdate>20110427</creationdate><title>Enhancement of detection of defects on display panels using front lighting</title><author>TOET DANIEL ; MYUNGCHUL JUN ; PHAM SAVIER ; ERSAHIN ATILA ; JONES LLOYD ; JUNG SAM SOO</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_CN102037371A3</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>chi ; eng</language><creationdate>2011</creationdate><topic>ADVERTISING</topic><topic>ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICESUSING STATIC MEANS TO PRESENT VARIABLE INFORMATION</topic><topic>CRYPTOGRAPHY</topic><topic>DISPLAY</topic><topic>EDUCATION</topic><topic>MEASURING</topic><topic>MEASURING ELECTRIC VARIABLES</topic><topic>MEASURING MAGNETIC VARIABLES</topic><topic>PHYSICS</topic><topic>SEALS</topic><topic>TESTING</topic><toplevel>online_resources</toplevel><creatorcontrib>TOET DANIEL</creatorcontrib><creatorcontrib>MYUNGCHUL JUN</creatorcontrib><creatorcontrib>PHAM SAVIER</creatorcontrib><creatorcontrib>ERSAHIN ATILA</creatorcontrib><creatorcontrib>JONES LLOYD</creatorcontrib><creatorcontrib>JUNG SAM SOO</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>TOET DANIEL</au><au>MYUNGCHUL JUN</au><au>PHAM SAVIER</au><au>ERSAHIN ATILA</au><au>JONES LLOYD</au><au>JUNG SAM SOO</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Enhancement of detection of defects on display panels using front lighting</title><date>2011-04-27</date><risdate>2011</risdate><abstract>Front-side illumination apparatus and methods are provided to enable, in general, detection of a-Si residue defects at the array test step well before the cell step. A-Si has high resistivity without exposure to light making it difficult to detect in conventional TFT-array test procedures. On the other hand, when the a-Si residue is illuminated with a light, its resistivity decreases, which, in turn, changes the electrical properties of the TFT array cell, which may be detected using the voltage imaging optical system (VIOS). In one implementation, the TFT array cell is exposed to illuminating light pulses, impacting the top side of the TFT panel during the testing performed using the VIOS. In one implementation, the front side illumination is traveling along the same path as the illumination used for voltage imaging in the VIOS. In another implementation, light source(s) for front side illumination are located in the close proximity to the VIOS modulator.</abstract><oa>free_for_read</oa></addata></record> |
fulltext | fulltext_linktorsrc |
identifier | |
ispartof | |
issn | |
language | chi ; eng |
recordid | cdi_epo_espacenet_CN102037371A |
source | esp@cenet |
subjects | ADVERTISING ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICESUSING STATIC MEANS TO PRESENT VARIABLE INFORMATION CRYPTOGRAPHY DISPLAY EDUCATION MEASURING MEASURING ELECTRIC VARIABLES MEASURING MAGNETIC VARIABLES PHYSICS SEALS TESTING |
title | Enhancement of detection of defects on display panels using front lighting |
url | https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2024-12-29T04%3A57%3A09IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=TOET%20DANIEL&rft.date=2011-04-27&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3ECN102037371A%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true |