Low power design of explicit‐pulsed dual‐edge‐triggered level‐converting flip‐flop based on carbon nanotubes field‐effect transistors

Power consumption and performance are the two main concerns in designing pulse‐triggered level‐converting flip‐flops (LCFF). In this letter, through the research on the level conversion circuits, an explicit‐pulsed dual‐edge triggered LCFF based on the carbon nanotubes field‐effect transistors (CNTF...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Veröffentlicht in:Electronics letters 2022-10, Vol.58 (22), p.840-842
Hauptverfasser: Dai, Yanyun, Yang, Yanfei, Jiang, Lurong, Tong, Jijun, Gao, Faqin
Format: Artikel
Sprache:eng
Schlagworte:
Online-Zugang:Volltext
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
Beschreibung
Zusammenfassung:Power consumption and performance are the two main concerns in designing pulse‐triggered level‐converting flip‐flops (LCFF). In this letter, through the research on the level conversion circuits, an explicit‐pulsed dual‐edge triggered LCFF based on the carbon nanotubes field‐effect transistors (CNTFETs) is proposed by using the multi‐source voltage technology. The proposed flip‐flop increases the speed by reducing the number of transistors in the charge/discharge path. The characteristics of the CNTFETs are used to obtain transistors with different threshold voltages by changing the chiral vector to optimize the circuit structure and further reduce the power consumption. In addition, the power consumption is further reduced due to the small on‐current of the CNTFETs. The proposed novel structure is simulated in HSPICE using the Stanford model. Simulation results indicate that our proposed flip‐flop reduces 62.9% to 72.4% of power consumption and 73.6% to 89.1% of delay in comparison with other flip‐flops proposed in the references at 50% data switching activity.
ISSN:0013-5194
1350-911X
DOI:10.1049/ell2.12620