CMP Slurry and Process Development for TSV Front-Side Polishing

3D integration utilizing TSV (Through-Silicon Via) is a promising technology to achieve high performance 3DIC (three-dimentional integrated circuit), not only because it exponentially increases connection efficiency between dies, but also because it can be practically integrated into current IC manu...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: Xu, Jinhai, Lin, Paul-Chang, Li, Pei, Zhu, Tony, Ma, Zhiyong, Chen, Danny, Pang, Keliang, Wang, Xucheng, Wang, Yuchun
Format: Tagungsbericht
Sprache:eng
Online-Zugang:Volltext
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
Beschreibung
Zusammenfassung:3D integration utilizing TSV (Through-Silicon Via) is a promising technology to achieve high performance 3DIC (three-dimentional integrated circuit), not only because it exponentially increases connection efficiency between dies, but also because it can be practically integrated into current IC manufacture processes with minimal impact on both FEOL and BEOL design and processing. During construction of TSV, CMP (Chemical-Mechanical Polishing) is required to reveal the vias and finish the wafer surface for future processing. Reported in this paper is our recent effort in developing a series of slurries for TSV front-side polishing by close collaboration in device design, slurry formulation and process fine-tuning. Specifically, high through-put and well performed Cu slurries, along with high SiO2/Si3N4 selectivity barrier slurries, are introduced. These slurries are tested on laboratory-scale instruments as well as foundry CMP tools. Polishing results from both blanket and pattern wafers are discussed.
ISSN:1938-5862
1938-6737
DOI:10.1149/1.3694366