A New Differential Logic-Compatible Multiple-Time Programmable Memory Cell

This work presents a novel differential n-channel logic-compatible multiple-time programmable (MTP) memory cell. This cell features double sensing window by a differential pair of floating gates, and therefore increases the retention lifetime of the nonvolatile memory effectively. Also, a self-selec...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Veröffentlicht in:Japanese Journal of Applied Physics 2010-04, Vol.49 (4), p.04DD13-04DD13-4
Hauptverfasser: Tsai, Yi-Hung, Yang, Hsiao-Lan, Lin, Wun-Jie, Lin, Chrong Jung, King, Ya-Chin
Format: Artikel
Sprache:eng
Online-Zugang:Volltext
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
Beschreibung
Zusammenfassung:This work presents a novel differential n-channel logic-compatible multiple-time programmable (MTP) memory cell. This cell features double sensing window by a differential pair of floating gates, and therefore increases the retention lifetime of the nonvolatile memory effectively. Also, a self-selective programming (SSP) method is innovated in writing one pair differential data by a single cell without increasing any design or process complexity in peripheral circuit. The differential cell is a promising MTP solution to challenge thin floating gate oxide below 70 $Å$ for 90 nm complementary metal--oxide--semiconductor (CMOS) node and beyond.
ISSN:0021-4922
1347-4065
DOI:10.1143/JJAP.49.04DD13