Silicon Complementary Metal–Oxide–Semiconductor Field-Effect Transistors with Dual Work Function Gate

This paper discusses silicon complementary metal–oxide–semiconductor (CMOS) field-effect transistors with dual work function gates (DWFG) to improve transconductance ( g m ) and drain conductance ( g ds ) characteristics. For a n-channel metal–oxide–semiconductor field-effect transistor (MOSFET) dev...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Veröffentlicht in:Japanese Journal of Applied Physics 2006-12, Vol.45 (12R), p.9033
1. Verfasser: Kim, Yeong-Seuk
Format: Artikel
Sprache:eng
Online-Zugang:Volltext
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
Beschreibung
Zusammenfassung:This paper discusses silicon complementary metal–oxide–semiconductor (CMOS) field-effect transistors with dual work function gates (DWFG) to improve transconductance ( g m ) and drain conductance ( g ds ) characteristics. For a n-channel metal–oxide–semiconductor field-effect transistor (MOSFET) device, the polycrystalline silicon (poly-Si) gate on the source and drain side are doped p+ and n+, respectively and vice versa for a p-channel MOSFET. The work function difference in a poly-Si gate affects channel potential distribution and increases the lateral electric field inside the channel. The increased electric field inside the channel improves carrier drift velocity. Experimental results from the fabricated DWFG devices show improved g m and g ds over conventional single work function gate devices.
ISSN:0021-4922
1347-4065
DOI:10.1143/JJAP.45.9033