Sub-100-nm Device Fabrication using Proximity X-Ray Lithography at Five Levels

We applied proximity X-ray lithography at five levels (mark, isolation, gate, contact and wiring) to fabricate devices at a scale of 100 nm and lower. Low-contrast masks and chemically amplified resists were used, and a critical dimension (CD) variation (3σ) within 10% of the pattern width at a scal...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Veröffentlicht in:Japanese Journal of Applied Physics 2000-12, Vol.39 (12S), p.6952
Hauptverfasser: Iba, Yoshihisa, Taguchi, Takao, Kumasaka, Fumiaki, Iizuka, Takashi, Sambonsugi, Yasuhiro, Aoyama, Hajime, Deguchi, Kimiyoshi, Fukuda, Makoto, Oda, Masatoshi, Morita, Hirofumi, Matsuda, Tadahito, Horiuchi, Kei, Matsui, Yasuji
Format: Artikel
Sprache:eng
Online-Zugang:Volltext
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
Beschreibung
Zusammenfassung:We applied proximity X-ray lithography at five levels (mark, isolation, gate, contact and wiring) to fabricate devices at a scale of 100 nm and lower. Low-contrast masks and chemically amplified resists were used, and a critical dimension (CD) variation (3σ) within 10% of the pattern width at a scale of 100 nm was obtained at each layer. The resolution remained good down to 80 nm isolation gates at a gap of 15 µm. Overlay accuracy (mean±3σ) at each layer was within 40 nm, especially at the contact-hole layer which was below 25 nm. We evaluated the fabricated device performance for subthreshold characteristics, hot-carrier reliability and threshold voltage fluctuations. Good characteristics were obtained for n-channel metal oxide semiconductor field effect transistor (n-MOSFET) devices that scale into the 100 nm regime. In this paper, we demonstrate the feasibility of X-ray lithography in process for 100-nm-and-lower devices.
ISSN:0021-4922
1347-4065
DOI:10.1143/JJAP.39.6952