Comparisons of instabilities in scaled CMOS devices between plastic and hermetically encapsulated devices

Scaling down of transistor cell sizes causes some instabilities in CMOS devices under high temperature or high humidity bias stress, especially in plastic encapsulated devices. On CMOS test transistors with various kinds of the passivation layer, accelerated reliability tests have been conducted in...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Veröffentlicht in:IEEE transactions on electron devices 1983-10, Vol.30 (10), p.1305-1313
Hauptverfasser: Noyori, M., Nakata, Y., Shiragasawa, T.
Format: Artikel
Sprache:eng
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
Beschreibung
Zusammenfassung:Scaling down of transistor cell sizes causes some instabilities in CMOS devices under high temperature or high humidity bias stress, especially in plastic encapsulated devices. On CMOS test transistors with various kinds of the passivation layer, accelerated reliability tests have been conducted in this study. As a result of tests, it has been found that devices with a phosphosilicate glass passivation layer show remarkable threshold voltage shifts, which depend on the gate length, compared with devices with a silicon-nitride passivation layer, in both plastic and ceramic encapsulated devices. This paper describes characteristics of the shift, passivation, and packaging effects on the shift and modeling of the shift mechanism.
ISSN:0018-9383
1557-9646
DOI:10.1109/T-ED.1983.21291