Pipelined Radix- 2^ Feedforward FFT Architectures

The appearance of radix-2 2 was a milestone in the design of pipelined FFT hardware architectures. Later, radix-2 2 was extended to radix-2 k . However, radix-2 k was only proposed for single-path delay feedback (SDF) architectures, but not for feedforward ones, also called multi-path delay commutat...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Veröffentlicht in:IEEE transactions on very large scale integration (VLSI) systems 2013-01, Vol.21 (1), p.23-32
Hauptverfasser: Garrido, M., Grajal, J., Sanchez, M. A., Gustafsson, O.
Format: Artikel
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
Beschreibung
Zusammenfassung:The appearance of radix-2 2 was a milestone in the design of pipelined FFT hardware architectures. Later, radix-2 2 was extended to radix-2 k . However, radix-2 k was only proposed for single-path delay feedback (SDF) architectures, but not for feedforward ones, also called multi-path delay commutator (MDC). This paper presents the radix-2 k feedforward (MDC) FFT architectures. In feedforward architectures radix-2 k can be used for any number of parallel samples which is a power of two. Furthermore, both decimation in frequency (DIF) and decimation in time (DIT) decompositions can be used. In addition to this, the designs can achieve very high throughputs, which makes them suitable for the most demanding applications. Indeed, the proposed radix-2 k feedforward architectures require fewer hardware resources than parallel feedback ones, also called multi-path delay feedback (MDF), when several samples in parallel must be processed. As a result, the proposed radix-2 k feedforward architectures not only offer an attractive solution for current applications, but also open up a new research line on feedforward structures.
ISSN:1063-8210
1557-9999
1557-9999
DOI:10.1109/TVLSI.2011.2178275