SET Characterization and Mitigation in 65-nm CMOS Test Structures

SET propagation and mitigation in 65-nm CMOS test structures are investigated. Radiation tests showed a clear distortion of the SET pulse-widths related to the structures' design and layout as well as the efficacy of the employed mitigation techniques. Recommendations are provided to designers...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Veröffentlicht in:IEEE transactions on nuclear science 2012-08, Vol.59 (4), p.851-859
Hauptverfasser: Rezgui, Sana, Won, Raymond, Tien, Jonathan
Format: Artikel
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
Beschreibung
Zusammenfassung:SET propagation and mitigation in 65-nm CMOS test structures are investigated. Radiation tests showed a clear distortion of the SET pulse-widths related to the structures' design and layout as well as the efficacy of the employed mitigation techniques. Recommendations are provided to designers to simulate their designs to radiation effects, accounting for their layout and routing switches in the case of FPGAs. A special attention was also given to the trade-offs between charge sharing and charge collection efficiency of the first ion hits on a CMOS node that will greatly impact the final propagated SET pulse width in a given circuit layout.
ISSN:0018-9499
1558-1578
DOI:10.1109/TNS.2012.2196768