Validation of Latch-Up Mitigation in Complex VLSI Circuits
FXR testing, circuit simulation, and computer automated design rule checks (DRCs) have been performed to validate the mitigation techniques used for latch-up protection of non-epi TRW devices. Innovative modification of DRC software has been specially adapted to perform exhaustive search for latch s...
Gespeichert in:
Veröffentlicht in: | IEEE transactions on nuclear science 1986-12, Vol.33 (6), p.1510-1514 |
---|---|
Hauptverfasser: | , , |
Format: | Artikel |
Sprache: | eng |
Schlagworte: | |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
Zusammenfassung: | FXR testing, circuit simulation, and computer automated design rule checks (DRCs) have been performed to validate the mitigation techniques used for latch-up protection of non-epi TRW devices. Innovative modification of DRC software has been specially adapted to perform exhaustive search for latch sensitive structures. These are used to pinpoint locations where critical spacings may violate circuit safeguards intended to prevent triggering n-p-n-p four layer structures in a gamma dot event. Sample data is given to illustrate the validation flow from circuit modeling of latch sensitive regions, to automated layout analysis, and finally, state vector selection with LINAC and FXR results using a bit error rate (BER) exerciser. |
---|---|
ISSN: | 0018-9499 1558-1578 |
DOI: | 10.1109/TNS.1986.4334632 |