High-Linearity CMOS T/R Switch Design Above 20 GHz Using Asymmetrical Topology and AC-Floating Bias

This paper presents circuit techniques to achieve high linearity and good isolation for CMOS transmit/receive (T/R) switches above 20 GHz. A comparison between the conventional symmetrical and the proposed asymmetrical switch topology is presented with an emphasis on the linearity performance. The s...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Veröffentlicht in:IEEE transactions on microwave theory and techniques 2009-04, Vol.57 (4), p.948-956
Hauptverfasser: Piljae Park, Dong Hun Shin, Yue, C.P.
Format: Artikel
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
Beschreibung
Zusammenfassung:This paper presents circuit techniques to achieve high linearity and good isolation for CMOS transmit/receive (T/R) switches above 20 GHz. A comparison between the conventional symmetrical and the proposed asymmetrical switch topology is presented with an emphasis on the linearity performance. The substrate loading effects on T/R switch figure of merit are analyzed quantitatively based on a compact model of triple-well (TW) NMOS device. AC-floating bias techniques used for the T/R switch and the associated performance tradeoffs are discussed. By combining these techniques, an LC-tuned 24-GHz single-pole double-throw T/R switch is implemented in a 90-nm TW CMOS process. The switch uses 1.2-V digital control signals for both T/R mode selection and source/drain biases. The design achieves a measured P 1dB of 28.7 dBm, which represents the highest linearity reported to date for CMOS millimeter-wave switches. The measured insertion loss and return loss at 24 GHz are better than 3.5 and 10 dB, respectively.
ISSN:0018-9480
1557-9670
DOI:10.1109/TMTT.2009.2014450