Hot-Carrier-Induced Degradation and Optimization for 700-V High-Voltage Lateral DMOS by the AC Stress

Because of the extremely narrow dc thermal safe operating area for 700-V high-voltage lateral double-diffused MOS (LDMOS) transistor, the gate duty-cycle-accelerated ac stress was adopted to investigate its hot-carrier-induced degradations. It is found that there are different degradation mechanisms...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Veröffentlicht in:IEEE transactions on electron devices 2020-03, Vol.67 (3), p.1090-1097
Hauptverfasser: Liu, Siyang, He, Boyong, Su, Wei, Lu, Li, Ye, Ran, Wu, Haibo, Chen, Hongting, Wu, Wangran, Sun, Weifeng, Ma, Shulang, Liu, Yuwei
Format: Artikel
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
Beschreibung
Zusammenfassung:Because of the extremely narrow dc thermal safe operating area for 700-V high-voltage lateral double-diffused MOS (LDMOS) transistor, the gate duty-cycle-accelerated ac stress was adopted to investigate its hot-carrier-induced degradations. It is found that there are different degradation mechanisms with different amplitudes of ac gate stress, including the maximum operating gate voltage ( {V}_{{\text {gmax}}} ) stress and the maximum substrate current ( {I}_{{\text {submax}}} ) stress. For the {V}_{{\text {gmax}}} condition, the ON-resistance ( {R}_{{ \mathrm{\scriptscriptstyle ON}}} ) decreases first and increases finally, which is attributed to two competitive degradation mechanisms. One is the hot holes injection at the bird's beak during the gate pulse edges, and the other one is the hot electrons injection nearby the drain during the high state level of gate pulse. However, for the {I}_{{\text {submax}}} stress, the dramatical injection of hot electrons nearby the source-metal edge during the high state level of gate pulse is always the main degradation mechanism, resulting in a monotonous increase of \text {R}_{{ \mathrm{\scriptscriptstyle ON}}} . Moreover, the threshold voltage ( {V}_{{\text {th}}} ) degradations could be neglected due to the intact channel region under the {V}_{{\text {gmax}}} and {I}_{{\text {submax}}} conditions. In this way, the {I}_{{\text {submax}}} condition is regarded as the worst stress, and an improved device with a linear-doped buried-p-well (BP) structure beneath the P-body has been proposed to restrain the degradation under the worst stress condition.
ISSN:0018-9383
1557-9646
DOI:10.1109/TED.2020.2967349