The Role of the Fermi Level Pinning in Gate Tunable Graphene-Semiconductor Junctions

Graphene-based transistors relying on a conventional structure cannot switch properly because of the absence of an energy gap in graphene. To overcome this limitation, a barristor device was proposed, whose operation is based on the modulation of the graphene-semiconductor (GS) Schottky barrier by m...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Veröffentlicht in:IEEE transactions on electron devices 2016-11, Vol.63 (11), p.4521-4526
Hauptverfasser: Chaves, Ferney A., Jimenez, David
Format: Artikel
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
Beschreibung
Zusammenfassung:Graphene-based transistors relying on a conventional structure cannot switch properly because of the absence of an energy gap in graphene. To overcome this limitation, a barristor device was proposed, whose operation is based on the modulation of the graphene-semiconductor (GS) Schottky barrier by means of a top gate, and demonstrating an ON-OFF current ratio up to 10 5 . Such a large number is likely due to the realization of an ultraclean interface with virtually no interface trapped charge. However, it is indeed technologically relevant to know the impact that the interface trapped charges might have on the barristor's electrical properties. We have developed a physics-based model of the gate tunable GS heterostructure where nonidealities, such as Fermi level pinning and a "bias-dependent barrier lowering effect" have been considered. Using the model, we have made a comprehensive study of the barristor's expected digital performance.
ISSN:0018-9383
1557-9646
DOI:10.1109/TED.2016.2606139