A 6.0-11.0 Gb/s Reference-Less Sub-Baud-Rate Linear CDR With Wide-Range Frequency Acquisition Technique

A reference-less sub-baud-rate linear clock and data recovery with a frequency acquisition is proposed to operate from 6 to 11 Gb/s. The proposed frequency acquisition technique operating at a single differential quarter-rate clock and sharing the same phase detector achieves low power consumption....

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Veröffentlicht in:IEEE transactions on circuits and systems. II, Express briefs Express briefs, 2023-02, Vol.70 (2), p.386-390
Hauptverfasser: Yang, Yu-Hong, Tzou, Mou, Lee, Tai-Cheng
Format: Artikel
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
Beschreibung
Zusammenfassung:A reference-less sub-baud-rate linear clock and data recovery with a frequency acquisition is proposed to operate from 6 to 11 Gb/s. The proposed frequency acquisition technique operating at a single differential quarter-rate clock and sharing the same phase detector achieves low power consumption. Fabricated in a 28-nm CMOS technology, the frequency detection (FD) logic and locked detector (LD) consume only 0.62 mW. Furthermore, the proposed sub-baud-rate linear phase detector with dead zone free guarantees the in-band recovered phase noise and needs no accuracy reference voltage threshold for phase locking. The proposed sub-baud-rate CDR consumes 8.66 mW, corresponding to power efficiency of 0.86 pJ/bit at 10 Gb/s.
ISSN:1549-7747
1558-3791
DOI:10.1109/TCSII.2022.3169006