System level modeling of supply noise induced jitter for high speed clock forwarding interfaces
Power supply noise induced jitter is one of the dominant timing error components in high-speed I/O interfaces. Designing a high-performance, reliable PHY (Physical Design) requires accurate prediction of supply noise jitter and its impact on the overall system, not solely the component level. Clock...
Gespeichert in:
Veröffentlicht in: | IEEE electromagnetic compatibility magazine 2016-01, Vol.5 (4), p.117-122 |
---|---|
Hauptverfasser: | , |
Format: | Artikel |
Sprache: | eng |
Schlagworte: | |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
Zusammenfassung: | Power supply noise induced jitter is one of the dominant timing error components in high-speed I/O interfaces. Designing a high-performance, reliable PHY (Physical Design) requires accurate prediction of supply noise jitter and its impact on the overall system, not solely the component level. Clock forwarding interfaces help reduce the impact of supply noise jitter at the system level as the most common types of jitter can be tracked. Therefore, high-performance, yet cost effective interface designs require accurate modeling of both jitter and system-level margin loss. This paper covers the key fundamentals of supply noise jitter modeling and jitter tracking. Crucial models and formulae are derived and verified, and important design optimization steps are explained in a holistic view. For example, DDR4 PHY design optimization is considered for demonstration. |
---|---|
ISSN: | 2162-2264 2162-2272 |
DOI: | 10.1109/MEMC.2016.7866249 |