A New String Decoding Scheme for Enhancing Array Block Efficiency of Vertical Gate Type (VG-Type) 3-D NAND

The 3-D NAND flash is a path to achieve the highest density and the lowest cost of solid-state nonvolatile memory. Vertical gate type 3-D NAND, one of the 3-D NAND flash memories, has the smallest cell footprint (4F 2 ). We had previously proposed a split page design for selecting NAND strings that...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Veröffentlicht in:IEEE electron device letters 2015-04, Vol.36 (4), p.330-332
Hauptverfasser: Yeh, Teng-Hao, Wu, Chen-Jun, Hu, Chih-Wei, Chen, Wei-Chen, Lue, Hang-Ting, Shih, Yen-Hao, King, Ya-Chin, Lu, Chih-Yuan
Format: Artikel
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
Beschreibung
Zusammenfassung:The 3-D NAND flash is a path to achieve the highest density and the lowest cost of solid-state nonvolatile memory. Vertical gate type 3-D NAND, one of the 3-D NAND flash memories, has the smallest cell footprint (4F 2 ). We had previously proposed a split page design for selecting NAND strings that incurs an array overhead. In this letter, we propose a new decoding method, using two stagger select string lines to select each NAND string. It greatly reduces the overhead and thus improves efficiency. The array block efficiency after improvement is close to that of conventional 2-D NAND (~ 80 %).
ISSN:0741-3106
1558-0563
DOI:10.1109/LED.2015.2399107