A 60-Gb/s 1.2-pJ/bit 1/4-Rate PAM-4 Receiver With a Jitter Compensation CDR
This article presents a four-level pulse amplitude modulation (PAM-4) receiver (Rx) with a jitter compensation clock and data recovery (JCCDR) for high-speed retimer application. The JCCDR can attenuate the jitter transfer (JTRAN) from the input PAM-4 signal to the recovered clock and data without s...
Gespeichert in:
Veröffentlicht in: | IEEE journal of solid-state circuits 2024-02, Vol.59 (2), p.1-15 |
---|---|
Hauptverfasser: | , , , , , |
Format: | Artikel |
Sprache: | eng |
Schlagworte: | |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
Zusammenfassung: | This article presents a four-level pulse amplitude modulation (PAM-4) receiver (Rx) with a jitter compensation clock and data recovery (JCCDR) for high-speed retimer application. The JCCDR can attenuate the jitter transfer (JTRAN) from the input PAM-4 signal to the recovered clock and data without sacrificing the jitter tolerance (JTOL) bandwidth. A jitter compensation circuit (JCC) is implemented within the JCCDR to support JTRAN detection, complementary signal generation, and JTRAN attenuation functions. Theoretical analysis is performed to verify the effectiveness and challenges of the proposed method. Prototyped in 40-nm CMOS, the Rx achieves error-free operation with PAM-4 input from 30 to 60 Gb/s. The JCCDR provides an ultralow |
---|---|
ISSN: | 0018-9200 1558-173X |
DOI: | 10.1109/JSSC.2023.3309665 |