A 224-Gb/s DAC-Based PAM-4 Quarter-Rate Transmitter With 8-Tap FFE in 10-nm FinFET

This article presents analysis, design details, and measurement result of a 224-Gb/s four-level pulse amplitude modulation (PAM-4) transmitter (TX) consisting of a 7-bit voltage digital-to-analog converter (DAC) driver, digital 8-tap feed-forward equalizer (FFE), and a 28-GHz inductively peaked cloc...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Veröffentlicht in:IEEE journal of solid-state circuits 2022-01, Vol.57 (1), p.6-20
Hauptverfasser: Kim, Jihwan, Kundu, Sandipan, Balankutty, Ajay, Beach, Matthew, Kim, Bong Chan, Kim, Stephen T., Liu, Yutao, Murthy, Savyasaachi Keshava, Wali, Priya, Yu, Kai, Kim, Hyung Seok, Liu, Chuan-Chang, Shin, Dongseok, Cohen, Ariel, Segal, Yoav, Fan, Yongping, Li, Peng, O'Mahony, Frank
Format: Artikel
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
Beschreibung
Zusammenfassung:This article presents analysis, design details, and measurement result of a 224-Gb/s four-level pulse amplitude modulation (PAM-4) transmitter (TX) consisting of a 7-bit voltage digital-to-analog converter (DAC) driver, digital 8-tap feed-forward equalizer (FFE), and a 28-GHz inductively peaked clock distribution network. The TX DAC uses quarter-rate clocking with a 4:1 pulse-based data serialization architecture. Design techniques for generating and distributing low-jitter CMOS clocks up to 29 GHz, timing closure in the serializer, 112-Gbaud 4:1 data MUX using 1-UI pulse generator, and bandwidth/return loss/group delay optimized output pad network using a 9th-order LC filter are described. Fabricated in the Intel 10-nm FinFET process technology, the TX demonstrates random jitter (RJ) of 65 fs rms with nominal output swing of 1.0~V_{\mathrm {ppd}} at 224 Gb/s achieving 1.88-pJ/b energy efficiency including an on-die LC phase-locked loop (PLL). To the best of authors' knowledge, this TX achieved the highest data rate with the lowest RJ for CMOS SerDes TXs reported to date.
ISSN:0018-9200
1558-173X
DOI:10.1109/JSSC.2021.3108969