A Low-Power Bidirectional Link With a Direct Data-Sequencing Blind Oversampling CDR
A bidirectional link geared toward mobile I/O applications is presented that leverages the technological advantages of CMOS scaling to improve energy efficiency. Active power consumption is minimized by operating the link at low power-supply voltage (V DD ), using a digital intensive design that avo...
Gespeichert in:
Veröffentlicht in: | IEEE journal of solid-state circuits 2019-06, Vol.54 (6), p.1669-1681 |
---|---|
Hauptverfasser: | , , , , |
Format: | Artikel |
Sprache: | eng |
Schlagworte: | |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
Zusammenfassung: | A bidirectional link geared toward mobile I/O applications is presented that leverages the technological advantages of CMOS scaling to improve energy efficiency. Active power consumption is minimized by operating the link at low power-supply voltage (V DD ), using a digital intensive design that avoids the use of bias voltage or current DACs, a low swing transmitter with a source-series terminated (SST) driver, and circuit and system co-design. To enable fast transitions between different active and standby power modes, a feedforward clock-and-data recovery (CDR) topology based on blind-oversampling is employed. A direct data-sequencing technique for blind oversampling is proposed that significantly reduces the area and power consumption of conventional techniques, while improving the low-frequency jitter tolerance as well. A prototype serial link comprising of the transmitter, receiver, and an all-digital phase-locked loop (ADPLL) achieves a data-rate of 1.2-5 Gb/s with total energy/bit of 1-1.31 pJ/b. The transceiver (TX and RX) itself has an energy/bit of 0.6 pJ/b. The link occupies an area of 0.041 mm 2 in 22-nm CMOS technology and operates at V DD of 0.55-0.7 V. |
---|---|
ISSN: | 0018-9200 1558-173X |
DOI: | 10.1109/JSSC.2019.2894367 |