Plate-noise analysis of an on-chip generated half-VDD biased-plate PMOS cell in CMOS DRAMs

An on-chip generated half-VDD bias for the memory-cell plate is used in CMOS DRAMS to reduce the electric field in the storage insulator such that higher capacitor reliability can be achieved or a thinner insulator can be used to give larger capacitance. A detailed plate-noise analysis shows that th...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Veröffentlicht in:IEEE journal of solid-state circuits 1985-12, Vol.20 (6), p.1272-1276
Hauptverfasser: Lu, N.C.C., Chao, H.H., Hwang, W.
Format: Artikel
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
Beschreibung
Zusammenfassung:An on-chip generated half-VDD bias for the memory-cell plate is used in CMOS DRAMS to reduce the electric field in the storage insulator such that higher capacitor reliability can be achieved or a thinner insulator can be used to give larger capacitance. A detailed plate-noise analysis shows that the on-chip generated plate bias is useful if a stable substrate bias is provided for the memory array and if the half-VDD sensing scheme proposed by N.C.C. Lu and H. Chao (1984) is used. The design of a half-VDD biased-plate PMOS cell in an n-well CMOS DRAM is also described.
ISSN:0018-9200
1558-173X
DOI:10.1109/JSSC.1985.1052468