A 12 Bit 4.7-MS/s 260.5-μW Digital Feed-Forward Incremental-ΣΔ-SAR ADC in 0.13-μm CMOS for Image Sensors

This paper presents a 12 bit, 4.7 MS/s Digital Feed-Forward Incremental \Sigma \!\Delta - Successive Approximation Register (DFF I- \Sigma \!\Delta -SAR) Analog-to-Digital Converter (ADC) for column readout of image sensors. An input range detection phase and a new switching scheme for the DAC in t...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Veröffentlicht in:IEEE sensors journal 2021-10, Vol.21 (19), p.21653-21666
Hauptverfasser: Frazzica, Fortunato, Yasue, Toshio, Spagnolo, Annachiara, Bello, David San Segundo, De Bock, Maarten, Craninckx, Jan, Wambacq, Piet
Format: Artikel
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
Beschreibung
Zusammenfassung:This paper presents a 12 bit, 4.7 MS/s Digital Feed-Forward Incremental \Sigma \!\Delta - Successive Approximation Register (DFF I- \Sigma \!\Delta -SAR) Analog-to-Digital Converter (ADC) for column readout of image sensors. An input range detection phase and a new switching scheme for the DAC in the first stage allow reaching the desired 4 bit resolution of the I- \Sigma \!\Delta stage with an Over Sampling Ratio (OSR) of 8. A second stage SAR converts the I- \Sigma \!\Delta residue voltage resolving the 8 Least Significant Bits (LSBs). The ADC is integrated in a test chip with a Source Follower (SF) test unit that emulates a pixel array and is fabricated using 2-Poly-4-Metal 130 nm CMOS technology. The ADC operates under 3.3 V/1.2 V supply voltages, achieving a DNL of −0.43/0.62 12 bit LSBs, 356~\mu \text{V} rms noise, equivalent to 9.2 bit ENOB at a sampling frequency of 4.7 MS/s with an OSR of 8. The proposed ADC consumes 260.5~\mu \text{W} of power, yielding a Walden Figure-of-Merit 94 fJ/c.s.. The core area is 18400~\mu \text{m}^{2} .
ISSN:1530-437X
1558-1748
DOI:10.1109/JSEN.2021.3102082