Voltage scheme for string-select transistors to improve inhibition characteristics during 1-bit erase in vertical NAND flash

We propose a new voltage scheme for string-select (SS) transistors to improve inhibition characteristics of unselected cells during selective 1-bit erase in vertical NAND flash memory. Different from the reported schemes, we apply different control voltages to each of the three SS transistors of uns...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Veröffentlicht in:Applied physics letters 2023-10, Vol.123 (14)
Hauptverfasser: Park, Sung-Ho, Yoo, Ho-Nam, Yang, Yeongheon, Back, Jong-Won, Koo, Ryun-Han, Kwon, Dongseok, Kim, Jae-Joon, Lee, Jong-Ho
Format: Artikel
Sprache:eng
Schlagworte:
Online-Zugang:Volltext
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
Beschreibung
Zusammenfassung:We propose a new voltage scheme for string-select (SS) transistors to improve inhibition characteristics of unselected cells during selective 1-bit erase in vertical NAND flash memory. Different from the reported schemes, we apply different control voltages to each of the three SS transistors of unselected drain select lines and all source select lines to lower the channel potential. The change in the channel potential depending on the voltage of the SS transistors and the resulting gate-induced drain leakage is explained via TCAD simulation. The proposed pulse method can reduce the Vth of the 1-bit cell selected for erase by 168% compared to the reported method while maintaining the same inhibition characteristics.
ISSN:0003-6951
1077-3118
DOI:10.1063/5.0161000