Leakage current models of thin film silicon-on-insulator devices
Thin film silicon-on-insulator (SOI) devices have an advantage of excellent isolation due to the buried oxide layer leading to reduced capacitance coupling and no latchup in complementary metal-oxide-silicon circuits compared with bulk silicon devices. Reduced junction area should lead to lower leak...
Gespeichert in:
Veröffentlicht in: | Applied physics letters 1998-03, Vol.72 (10), p.1199-1201 |
---|---|
Hauptverfasser: | , , , , |
Format: | Artikel |
Sprache: | eng |
Online-Zugang: | Volltext |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
Zusammenfassung: | Thin film silicon-on-insulator (SOI) devices have an advantage of excellent isolation due to the buried oxide layer leading to reduced capacitance coupling and no latchup in complementary metal-oxide-silicon circuits compared with bulk silicon devices. Reduced junction area should lead to lower leakage for a given device. However, because of the buried oxide, stress is built up in the Si island during isolation processes, especially near the island edges, inducing new kinds of leakage currents, which are not observed in bulk silicon devices. This letter proposes five leakage current models of the partially depleted SOI devices, identifies their origins, and suggests methods to prevent each type. |
---|---|
ISSN: | 0003-6951 1077-3118 |
DOI: | 10.1063/1.121012 |