Hysteresis settling technique for CMOS comparators based on substrate voltage
A hysteresis is a widely employed solution to mitigate the effect of noise on comparators. Presented is a very simple technique, applicable to any topology of MOS differential comparator. It consists of imposing different bulk‐source voltage to the input MOS differential pair. Depending on the polar...
Gespeichert in:
Veröffentlicht in: | Electronics letters 2013-01, Vol.49 (1), p.27-28 |
---|---|
Hauptverfasser: | , , |
Format: | Artikel |
Sprache: | eng |
Schlagworte: | |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
Zusammenfassung: | A hysteresis is a widely employed solution to mitigate the effect of noise on comparators. Presented is a very simple technique, applicable to any topology of MOS differential comparator. It consists of imposing different bulk‐source voltage to the input MOS differential pair. Depending on the polarity of the input signal, one substrate is connected to the rail voltage and the other to a reference control voltage. So, when the slope inverts the connections are switched through pMOS switches. Simulation results show that the hysteresis up to 302,6 mV can be linearly controlled for bulk voltages ranging from 0 to 500 mV, for XFAB 0.35XH technology. Finally, an aproximation for the control rule is proposed. |
---|---|
ISSN: | 1350-911X 0013-5194 1350-911X |
DOI: | 10.1049/el.2012.3191 |