Fast Implementation for the Singular Value and Eigenvalue Decomposition Based on FPGA

A fast and efficient hardware implementation for computing the Singular value decomposition(SVD) and Eigenvalue decomposition(EVD) is presented.Considering that the SVD and EVD are complex and expensive operations, to achieve high performance with low computing complexity, our approach takes full ad...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Veröffentlicht in:电子学报:英文版 2017 (1), p.132-136
1. Verfasser: ZHANG Shuiping TIAN Xin XIONG Chengyi TIAN Jinwen MING Delie
Format: Artikel
Sprache:eng
Online-Zugang:Volltext
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
Beschreibung
Zusammenfassung:A fast and efficient hardware implementation for computing the Singular value decomposition(SVD) and Eigenvalue decomposition(EVD) is presented.Considering that the SVD and EVD are complex and expensive operations, to achieve high performance with low computing complexity, our approach takes full advantage of the combination of parallel and sequential computation, which can increase efficiently the hardware utilization. Besides, regarding to EVD, we propose a hardware solution of a simplified Coordinate rotation digital computer(CORDIC)-like algorithm which can obtain higher speed. The performance analysis and comparison results show that the proposed methods can be realized on Filedprogrammable gate arrays(FPGAs) with less computation time by using systolic array. It will be shown that the proposed implementation could be an efficient alternative for real-time applications.
ISSN:1022-4653