Runtime Reduction in Linear Quantum Charge-Coupled Devices using the Parity Flow Formalism
Using the Parity Flow formalism, we show that physical SWAP gates can be eliminated in linear hardware architectures, without increasing the total number of two-qubit operations. This has a significant impact on the execution time of quantum circuits in linear Quantum Charge-Coupled Devices (QCCDs),...
Gespeichert in:
Hauptverfasser: | , , , , , |
---|---|
Format: | Artikel |
Sprache: | eng |
Schlagworte: | |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
Zusammenfassung: | Using the Parity Flow formalism, we show that physical SWAP gates can be
eliminated in linear hardware architectures, without increasing the total
number of two-qubit operations. This has a significant impact on the execution
time of quantum circuits in linear Quantum Charge-Coupled Devices (QCCDs),
where SWAP gates are implemented by physically changing the position of the
ions. Because SWAP gates are one of the most time-consuming operations in
QCCDs, our scheme considerably reduces the runtime of the quantum Fourier
transform and the quantum approximate optimization algorithm on all-to-all spin
models, compared to circuits generated with standard compilers (TKET and
Qiskit). While increasing the problem size (and therefore the number of qubits)
typically demands longer runtimes, which are constrained by coherence time, our
runtime reduction enables a significant increase in the number of qubits at a
given coherence time. |
---|---|
DOI: | 10.48550/arxiv.2410.16382 |