Design, Implementation and Evaluation of the SVNAPOT Extension on a RISC-V Processor
The RISC-V SVNAPOT Extension aims to remedy the performance overhead of the Memory Management Unit (MMU), under heavy memory loads. The Privileged Specification defines additional Natural-Power-of-Two (NAPOT) multiples of the 4KB base page size, with 64KB as the default candidate. In this paper we e...
Gespeichert in:
Hauptverfasser: | , , , , |
---|---|
Format: | Artikel |
Sprache: | eng |
Schlagworte: | |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
Zusammenfassung: | The RISC-V SVNAPOT Extension aims to remedy the performance overhead of the
Memory Management Unit (MMU), under heavy memory loads. The Privileged
Specification defines additional Natural-Power-of-Two (NAPOT) multiples of the
4KB base page size, with 64KB as the default candidate. In this paper we extend
the MMU of the Rocket Chip Generator, in order to manage the collocation of
64KB pages along with 4KB pages in the L2 TLB. We present the design challenges
we had to overcome and the trade-offs of our design choices. We conduct a
preliminary sensitivity analysis of the L2 TLB with different
configurations/page sizes. Finally, we summarize on techniques which could
further improve memory management performance on RISC-V systems. |
---|---|
DOI: | 10.48550/arxiv.2406.17802 |