Improving fidelity of multi-qubit gates using hardware-level pulse parallelization
Quantum computation holds the promise of solving computational problems which are believed to be classically intractable. However, in practice, quantum devices are still limited by their relatively short coherence times and imperfect circuit-hardware mapping. In this work, we present the paralleliza...
Gespeichert in:
Hauptverfasser: | , |
---|---|
Format: | Artikel |
Sprache: | eng |
Schlagworte: | |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
Zusammenfassung: | Quantum computation holds the promise of solving computational problems which
are believed to be classically intractable. However, in practice, quantum
devices are still limited by their relatively short coherence times and
imperfect circuit-hardware mapping. In this work, we present the
parallelization of pre-calibrated pulses at the hardware level as an
easy-to-implement strategy to optimize quantum gates. Focusing on $R_{ZX}$
gates, we demonstrate that such parallelization leads to improved fidelity and
gate time reduction, when compared to serial concatenation. As measured by
Cycle Benchmarking, our most modest fidelity gain was from 98.16(7)% to
99.15(3)% for the application of two $R_{ZX}(\pi/2)$ gates with one shared
qubit. We show that this strategy can be applied to other gates like the CNOT
and CZ, and it may benefit tasks such as Hamiltonian simulation problems,
amplitude amplification, and error-correction codes. |
---|---|
DOI: | 10.48550/arxiv.2312.13350 |