An Enhancement of Decimation Process using Fast Cascaded Integrator Comb (CIC) Filter
The oversampling technique has been shown to increase the SNR and is used in many high-performance systems such as in the ADC for audio and DAT systems. This paper presents the design of the decimation and it's VLSI implementation which is the sub-component in the oversampling technique. The de...
Gespeichert in:
Hauptverfasser: | , |
---|---|
Format: | Artikel |
Sprache: | eng |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
Zusammenfassung: | The oversampling technique has been shown to increase the SNR and is used in
many high-performance systems such as in the ADC for audio and DAT systems.
This paper presents the design of the decimation and it's VLSI implementation
which is the sub-component in the oversampling technique. The design of three
main units in the decimation stage that is the Cascaded Integrator Comb (CIC)
filter, the associated half-band filters and the droop correction are also
described. The Verilog HDL code in Xilinx ISE environment has been derived to
describe the CIC filter properties and downloaded into Virtex II FPGA board. In
the design of these units, we focus on the trade-off between the speed
improvement and the power consumption as well as the silicon area for the chip
implementation. |
---|---|
DOI: | 10.48550/arxiv.1806.00704 |