Simulating spin systems on IANUS, an FPGA-based computer

We describe the hardwired implementation of algorithms for Monte Carlo simulations of a large class of spin models. We have implemented these algorithms as VHDL codes and we have mapped them onto a dedicated processor based on a large FPGA device. The measured performance on one such processor is co...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Veröffentlicht in:arXiv.org 2007-04
Hauptverfasser: Belletti, F, Cotallo, M, Cruz, A, Fernández, L A, Gordillo, A, Maiorano, A, Mantovani, F, Marinari, E, Martín-Mayor, V, Muñoz-Sudupe, A, Navarro, D, Pérez-Gaviro, S, Ruiz-Lorenzo, J J, Schifano, S F, Sciretti, D, Tarancón, A, Tripiccione, R, Velasco, J L
Format: Artikel
Sprache:eng
Schlagworte:
Online-Zugang:Volltext
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
Beschreibung
Zusammenfassung:We describe the hardwired implementation of algorithms for Monte Carlo simulations of a large class of spin models. We have implemented these algorithms as VHDL codes and we have mapped them onto a dedicated processor based on a large FPGA device. The measured performance on one such processor is comparable to O(100) carefully programmed high-end PCs: it turns out to be even better for some selected spin models. We describe here codes that we are currently executing on the IANUS massively parallel FPGA-based system.
ISSN:2331-8422
DOI:10.48550/arxiv.0704.3573