A one-semester course in modeling of VLSI interconnections
Quantitative understanding of the parasitic capacitances and inductances and the resultant propagation delays and crosstalk phenomena associated with the metallic interconnections on the very large scale integrated (VLSI) circuits has become extremely important for the optimum design of the state-of...
Gespeichert in:
1. Verfasser: | |
---|---|
Format: | Elektronisch E-Book |
Sprache: | English |
Veröffentlicht: |
New York, [New York] (222 East 46th Street, New York, NY 10017)
Momentum Press
2015
|
Schriftenreihe: | Electronic circuits and semiconductor devices collection
|
Schlagworte: | |
Online-Zugang: | DE-863 DE-862 |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
MARC
LEADER | 00000nam a2200000zc 4500 | ||
---|---|---|---|
001 | BV045253993 | ||
003 | DE-604 | ||
005 | 20190701 | ||
007 | cr|uuu---uuuuu | ||
008 | 181026s2015 xx a||| o|||| 00||| eng d | ||
020 | |a 9781606505137 |9 978-1-60650-513-7 | ||
035 | |a (ZDB-30-PAD)EBC1911666 | ||
035 | |a (ZDB-89-EBL)EBL1911666 | ||
035 | |a (ZDB-38-EBR)ebr11007948 | ||
035 | |a (OCoLC)900732839 | ||
035 | |a (DE-599)BVBBV045253993 | ||
040 | |a DE-604 |b ger |e rda | ||
041 | 0 | |a eng | |
049 | |a DE-863 |a DE-862 | ||
082 | 0 | |a 621.395 |2 23 | |
084 | |a ZN 4952 |0 (DE-625)157425: |2 rvk | ||
100 | 1 | |a Goel, Ashok K. |d 1953- |e Verfasser |4 aut | |
245 | 1 | 0 | |a A one-semester course in modeling of VLSI interconnections |c Ashok K. Goel |
264 | 1 | |a New York, [New York] (222 East 46th Street, New York, NY 10017) |b Momentum Press |c 2015 | |
300 | |a 1 online resource (xv, 340 pages) |b illustrations | ||
336 | |b txt |2 rdacontent | ||
337 | |b c |2 rdamedia | ||
338 | |b cr |2 rdacarrier | ||
490 | 0 | |a Electronic circuits and semiconductor devices collection | |
500 | |a Title from PDF title page (viewed on January 24, 2015) | ||
520 | |a Quantitative understanding of the parasitic capacitances and inductances and the resultant propagation delays and crosstalk phenomena associated with the metallic interconnections on the very large scale integrated (VLSI) circuits has become extremely important for the optimum design of the state-of-the-art integrated circuits. It is because more than 65 percent of the delays on the integrated circuit chip occur in the interconnections and not in the transistors on the chip. Mathematical techniques to model the parasitic capacitances, inductances, propagation delays, crosstalk noise, and electromigration-induced failure associated with the interconnections in the realistic high-density environment on a chip will be discussed. An overview of the future interconnection technologies for the nanotechnology circuits will also be presented. This book will be the first book of its kind written for a one-semester course on the mathematical modeling of metallic interconnections on a VLSI circuit. In most institutions around the world offering BS, MS, and Ph.D. degrees in Electrical and Computer Engineering, such a course will be suitable for the first-year graduate students and it will also be appropriate as an elective course for senior level BS students. This book will also be of interest to practicing engineers in the field who are looking for a quick refresher on this subject | ||
650 | 4 | |a Integrated circuits |x Very large scale integration |x Mathematical models | |
650 | 0 | 7 | |a VLSI |0 (DE-588)4117388-0 |2 gnd |9 rswk-swf |
689 | 0 | 0 | |a VLSI |0 (DE-588)4117388-0 |D s |
689 | 0 | |8 1\p |5 DE-604 | |
776 | 0 | 8 | |i Erscheint auch als |n Druck-Ausgabe |z 9781606505120 |
912 | |a ZDB-30-PAD | ||
912 | |a ZDB-190-EDL | ||
883 | 1 | |8 1\p |a cgwrk |d 20201028 |q DE-101 |u https://d-nb.info/provenance/plan#cgwrk | |
943 | 1 | |a oai:aleph.bib-bvb.de:BVB01-030641968 | |
966 | e | |u https://portal.igpublish.com/iglibrary/obj/MPB0000116 |l DE-863 |p ZDB-190-EDL |x Verlag |3 Volltext | |
966 | e | |u https://portal.igpublish.com/iglibrary/obj/MPB0000116 |l DE-862 |p ZDB-190-EDL |x Verlag |3 Volltext |
Datensatz im Suchindex
_version_ | 1819303706620854272 |
---|---|
any_adam_object | |
author | Goel, Ashok K. 1953- |
author_facet | Goel, Ashok K. 1953- |
author_role | aut |
author_sort | Goel, Ashok K. 1953- |
author_variant | a k g ak akg |
building | Verbundindex |
bvnumber | BV045253993 |
classification_rvk | ZN 4952 |
collection | ZDB-30-PAD ZDB-190-EDL |
ctrlnum | (ZDB-30-PAD)EBC1911666 (ZDB-89-EBL)EBL1911666 (ZDB-38-EBR)ebr11007948 (OCoLC)900732839 (DE-599)BVBBV045253993 |
dewey-full | 621.395 |
dewey-hundreds | 600 - Technology (Applied sciences) |
dewey-ones | 621 - Applied physics |
dewey-raw | 621.395 |
dewey-search | 621.395 |
dewey-sort | 3621.395 |
dewey-tens | 620 - Engineering and allied operations |
discipline | Elektrotechnik / Elektronik / Nachrichtentechnik |
format | Electronic eBook |
fullrecord | <?xml version="1.0" encoding="UTF-8"?><collection xmlns="http://www.loc.gov/MARC21/slim"><record><leader>03225nam a2200469zc 4500</leader><controlfield tag="001">BV045253993</controlfield><controlfield tag="003">DE-604</controlfield><controlfield tag="005">20190701 </controlfield><controlfield tag="007">cr|uuu---uuuuu</controlfield><controlfield tag="008">181026s2015 xx a||| o|||| 00||| eng d</controlfield><datafield tag="020" ind1=" " ind2=" "><subfield code="a">9781606505137</subfield><subfield code="9">978-1-60650-513-7</subfield></datafield><datafield tag="035" ind1=" " ind2=" "><subfield code="a">(ZDB-30-PAD)EBC1911666</subfield></datafield><datafield tag="035" ind1=" " ind2=" "><subfield code="a">(ZDB-89-EBL)EBL1911666</subfield></datafield><datafield tag="035" ind1=" " ind2=" "><subfield code="a">(ZDB-38-EBR)ebr11007948</subfield></datafield><datafield tag="035" ind1=" " ind2=" "><subfield code="a">(OCoLC)900732839</subfield></datafield><datafield tag="035" ind1=" " ind2=" "><subfield code="a">(DE-599)BVBBV045253993</subfield></datafield><datafield tag="040" ind1=" " ind2=" "><subfield code="a">DE-604</subfield><subfield code="b">ger</subfield><subfield code="e">rda</subfield></datafield><datafield tag="041" ind1="0" ind2=" "><subfield code="a">eng</subfield></datafield><datafield tag="049" ind1=" " ind2=" "><subfield code="a">DE-863</subfield><subfield code="a">DE-862</subfield></datafield><datafield tag="082" ind1="0" ind2=" "><subfield code="a">621.395</subfield><subfield code="2">23</subfield></datafield><datafield tag="084" ind1=" " ind2=" "><subfield code="a">ZN 4952</subfield><subfield code="0">(DE-625)157425:</subfield><subfield code="2">rvk</subfield></datafield><datafield tag="100" ind1="1" ind2=" "><subfield code="a">Goel, Ashok K.</subfield><subfield code="d">1953-</subfield><subfield code="e">Verfasser</subfield><subfield code="4">aut</subfield></datafield><datafield tag="245" ind1="1" ind2="0"><subfield code="a">A one-semester course in modeling of VLSI interconnections</subfield><subfield code="c">Ashok K. Goel</subfield></datafield><datafield tag="264" ind1=" " ind2="1"><subfield code="a">New York, [New York] (222 East 46th Street, New York, NY 10017)</subfield><subfield code="b">Momentum Press</subfield><subfield code="c">2015</subfield></datafield><datafield tag="300" ind1=" " ind2=" "><subfield code="a">1 online resource (xv, 340 pages)</subfield><subfield code="b">illustrations</subfield></datafield><datafield tag="336" ind1=" " ind2=" "><subfield code="b">txt</subfield><subfield code="2">rdacontent</subfield></datafield><datafield tag="337" ind1=" " ind2=" "><subfield code="b">c</subfield><subfield code="2">rdamedia</subfield></datafield><datafield tag="338" ind1=" " ind2=" "><subfield code="b">cr</subfield><subfield code="2">rdacarrier</subfield></datafield><datafield tag="490" ind1="0" ind2=" "><subfield code="a">Electronic circuits and semiconductor devices collection</subfield></datafield><datafield tag="500" ind1=" " ind2=" "><subfield code="a">Title from PDF title page (viewed on January 24, 2015)</subfield></datafield><datafield tag="520" ind1=" " ind2=" "><subfield code="a">Quantitative understanding of the parasitic capacitances and inductances and the resultant propagation delays and crosstalk phenomena associated with the metallic interconnections on the very large scale integrated (VLSI) circuits has become extremely important for the optimum design of the state-of-the-art integrated circuits. It is because more than 65 percent of the delays on the integrated circuit chip occur in the interconnections and not in the transistors on the chip. Mathematical techniques to model the parasitic capacitances, inductances, propagation delays, crosstalk noise, and electromigration-induced failure associated with the interconnections in the realistic high-density environment on a chip will be discussed. An overview of the future interconnection technologies for the nanotechnology circuits will also be presented. This book will be the first book of its kind written for a one-semester course on the mathematical modeling of metallic interconnections on a VLSI circuit. In most institutions around the world offering BS, MS, and Ph.D. degrees in Electrical and Computer Engineering, such a course will be suitable for the first-year graduate students and it will also be appropriate as an elective course for senior level BS students. This book will also be of interest to practicing engineers in the field who are looking for a quick refresher on this subject</subfield></datafield><datafield tag="650" ind1=" " ind2="4"><subfield code="a">Integrated circuits</subfield><subfield code="x">Very large scale integration</subfield><subfield code="x">Mathematical models</subfield></datafield><datafield tag="650" ind1="0" ind2="7"><subfield code="a">VLSI</subfield><subfield code="0">(DE-588)4117388-0</subfield><subfield code="2">gnd</subfield><subfield code="9">rswk-swf</subfield></datafield><datafield tag="689" ind1="0" ind2="0"><subfield code="a">VLSI</subfield><subfield code="0">(DE-588)4117388-0</subfield><subfield code="D">s</subfield></datafield><datafield tag="689" ind1="0" ind2=" "><subfield code="8">1\p</subfield><subfield code="5">DE-604</subfield></datafield><datafield tag="776" ind1="0" ind2="8"><subfield code="i">Erscheint auch als</subfield><subfield code="n">Druck-Ausgabe</subfield><subfield code="z">9781606505120</subfield></datafield><datafield tag="912" ind1=" " ind2=" "><subfield code="a">ZDB-30-PAD</subfield></datafield><datafield tag="912" ind1=" " ind2=" "><subfield code="a">ZDB-190-EDL</subfield></datafield><datafield tag="883" ind1="1" ind2=" "><subfield code="8">1\p</subfield><subfield code="a">cgwrk</subfield><subfield code="d">20201028</subfield><subfield code="q">DE-101</subfield><subfield code="u">https://d-nb.info/provenance/plan#cgwrk</subfield></datafield><datafield tag="943" ind1="1" ind2=" "><subfield code="a">oai:aleph.bib-bvb.de:BVB01-030641968</subfield></datafield><datafield tag="966" ind1="e" ind2=" "><subfield code="u">https://portal.igpublish.com/iglibrary/obj/MPB0000116</subfield><subfield code="l">DE-863</subfield><subfield code="p">ZDB-190-EDL</subfield><subfield code="x">Verlag</subfield><subfield code="3">Volltext</subfield></datafield><datafield tag="966" ind1="e" ind2=" "><subfield code="u">https://portal.igpublish.com/iglibrary/obj/MPB0000116</subfield><subfield code="l">DE-862</subfield><subfield code="p">ZDB-190-EDL</subfield><subfield code="x">Verlag</subfield><subfield code="3">Volltext</subfield></datafield></record></collection> |
id | DE-604.BV045253993 |
illustrated | Illustrated |
indexdate | 2024-12-24T06:53:37Z |
institution | BVB |
isbn | 9781606505137 |
language | English |
oai_aleph_id | oai:aleph.bib-bvb.de:BVB01-030641968 |
oclc_num | 900732839 |
open_access_boolean | |
owner | DE-863 DE-BY-FWS DE-862 DE-BY-FWS |
owner_facet | DE-863 DE-BY-FWS DE-862 DE-BY-FWS |
physical | 1 online resource (xv, 340 pages) illustrations |
psigel | ZDB-30-PAD ZDB-190-EDL |
publishDate | 2015 |
publishDateSearch | 2015 |
publishDateSort | 2015 |
publisher | Momentum Press |
record_format | marc |
series2 | Electronic circuits and semiconductor devices collection |
spelling | Goel, Ashok K. 1953- Verfasser aut A one-semester course in modeling of VLSI interconnections Ashok K. Goel New York, [New York] (222 East 46th Street, New York, NY 10017) Momentum Press 2015 1 online resource (xv, 340 pages) illustrations txt rdacontent c rdamedia cr rdacarrier Electronic circuits and semiconductor devices collection Title from PDF title page (viewed on January 24, 2015) Quantitative understanding of the parasitic capacitances and inductances and the resultant propagation delays and crosstalk phenomena associated with the metallic interconnections on the very large scale integrated (VLSI) circuits has become extremely important for the optimum design of the state-of-the-art integrated circuits. It is because more than 65 percent of the delays on the integrated circuit chip occur in the interconnections and not in the transistors on the chip. Mathematical techniques to model the parasitic capacitances, inductances, propagation delays, crosstalk noise, and electromigration-induced failure associated with the interconnections in the realistic high-density environment on a chip will be discussed. An overview of the future interconnection technologies for the nanotechnology circuits will also be presented. This book will be the first book of its kind written for a one-semester course on the mathematical modeling of metallic interconnections on a VLSI circuit. In most institutions around the world offering BS, MS, and Ph.D. degrees in Electrical and Computer Engineering, such a course will be suitable for the first-year graduate students and it will also be appropriate as an elective course for senior level BS students. This book will also be of interest to practicing engineers in the field who are looking for a quick refresher on this subject Integrated circuits Very large scale integration Mathematical models VLSI (DE-588)4117388-0 gnd rswk-swf VLSI (DE-588)4117388-0 s 1\p DE-604 Erscheint auch als Druck-Ausgabe 9781606505120 1\p cgwrk 20201028 DE-101 https://d-nb.info/provenance/plan#cgwrk |
spellingShingle | Goel, Ashok K. 1953- A one-semester course in modeling of VLSI interconnections Integrated circuits Very large scale integration Mathematical models VLSI (DE-588)4117388-0 gnd |
subject_GND | (DE-588)4117388-0 |
title | A one-semester course in modeling of VLSI interconnections |
title_auth | A one-semester course in modeling of VLSI interconnections |
title_exact_search | A one-semester course in modeling of VLSI interconnections |
title_full | A one-semester course in modeling of VLSI interconnections Ashok K. Goel |
title_fullStr | A one-semester course in modeling of VLSI interconnections Ashok K. Goel |
title_full_unstemmed | A one-semester course in modeling of VLSI interconnections Ashok K. Goel |
title_short | A one-semester course in modeling of VLSI interconnections |
title_sort | a one semester course in modeling of vlsi interconnections |
topic | Integrated circuits Very large scale integration Mathematical models VLSI (DE-588)4117388-0 gnd |
topic_facet | Integrated circuits Very large scale integration Mathematical models VLSI |
work_keys_str_mv | AT goelashokk aonesemestercourseinmodelingofvlsiinterconnections |