Overview of Energy-Efficient Successive-Approximation Analog-to-Digital Converters: State-of-the-Art and a Design Example
This paper makes a review of state-of-the- arts designs of successive-approximation register analog-to-digital converters (SAR ADCs). Methods and technique specifications are collected in view of innovative ideas. At the end of this paper, a design example is given to illustrate the procedure to des...
Gespeichert in:
Veröffentlicht in: | 电子科技学刊 2013, Vol.11 (4), p.372-381 |
---|---|
1. Verfasser: | |
Format: | Artikel |
Sprache: | eng |
Schlagworte: | |
Online-Zugang: | Volltext |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
container_end_page | 381 |
---|---|
container_issue | 4 |
container_start_page | 372 |
container_title | 电子科技学刊 |
container_volume | 11 |
creator | Sheng-Gang Dong Xiao-Yang Wang Hua Fan Jun-Feng Gao Qiang Li |
description | This paper makes a review of state-of-the- arts designs of successive-approximation register analog-to-digital converters (SAR ADCs). Methods and technique specifications are collected in view of innovative ideas. At the end of this paper, a design example is given to illustrate the procedure to design an SAR ADC. A new method, which extends the width of the internal clock, is also proposed to facilitate different sampling frequencies, which provides more time for the digital-to-analog convert (DAC) and comparator to settle. The 10 bit ADC is simulated in 0.13 μm CMOS process technology. The signal-to-noise and distortion ratio (SNDR) is 54.41 dB at a 10 MHz input with a 50 MS/s sampling rate, and the power is 330 μW. |
doi_str_mv | 10.3969/j.issn.1674-862X.2013.04.008 |
format | Article |
fullrecord | <record><control><sourceid>wanfang_jour_chong</sourceid><recordid>TN_cdi_wanfang_journals_zgdzkj_e201304008</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><cqvip_id>48059504</cqvip_id><wanfj_id>zgdzkj_e201304008</wanfj_id><sourcerecordid>zgdzkj_e201304008</sourcerecordid><originalsourceid>FETCH-LOGICAL-c608-744295324ad958f685afeea6836aff4b888a45758aca8ec189d2fa751a5ff6ef3</originalsourceid><addsrcrecordid>eNo9kE1OwzAUhLMAiar0DkZiw8LBSWzHWVZt-JEqdUEX7KLXxE5dUjvE7i834SzciSsQVMRqpKdvRm8mCG4jEiYZz-7XoXbOhBFPKRY8fg1jEiUhoSEh4iIY_N-vgpFzeklYlPCUp_Eg-JjvZLfTco-sQrmRXX3EuVK61NJ49LItS9k7dhKP27azB70Br61BYwONrbG3eKpr7aFBE2v6JC879_31iV48eImtwn7VWzuPwFQI0FQ6XRuUH2DTNvI6uFTQODn602GweMgXkyc8mz8-T8YzXHIicEppnLEkplBlTCguGCgpgYuEg1J0KYQAylImoAQhy0hkVawgZREwpbhUyTC4O8fuwSgwdbG2267_3xWnujq9rQv5uxah_VY9e3Nmy5U19bvu6bbrS3fHggrCMkZo8gM9ynIx</addsrcrecordid><sourcetype>Aggregation Database</sourcetype><iscdi>true</iscdi><recordtype>article</recordtype></control><display><type>article</type><title>Overview of Energy-Efficient Successive-Approximation Analog-to-Digital Converters: State-of-the-Art and a Design Example</title><source>Alma/SFX Local Collection</source><creator>Sheng-Gang Dong Xiao-Yang Wang Hua Fan Jun-Feng Gao Qiang Li</creator><creatorcontrib>Sheng-Gang Dong Xiao-Yang Wang Hua Fan Jun-Feng Gao Qiang Li</creatorcontrib><description>This paper makes a review of state-of-the- arts designs of successive-approximation register analog-to-digital converters (SAR ADCs). Methods and technique specifications are collected in view of innovative ideas. At the end of this paper, a design example is given to illustrate the procedure to design an SAR ADC. A new method, which extends the width of the internal clock, is also proposed to facilitate different sampling frequencies, which provides more time for the digital-to-analog convert (DAC) and comparator to settle. The 10 bit ADC is simulated in 0.13 μm CMOS process technology. The signal-to-noise and distortion ratio (SNDR) is 54.41 dB at a 10 MHz input with a 50 MS/s sampling rate, and the power is 330 μW.</description><identifier>ISSN: 1674-862X</identifier><identifier>DOI: 10.3969/j.issn.1674-862X.2013.04.008</identifier><language>eng</language><publisher>the Centre for Communication Circuits and Systems, University of Electronic Science and Technology of China, Chengdu 610054, China</publisher><subject>ADC ; CMOS工艺 ; 先进设备 ; 数字转换器 ; 模拟转换器 ; 节能 ; 设计实例 ; 逐次逼近</subject><ispartof>电子科技学刊, 2013, Vol.11 (4), p.372-381</ispartof><rights>Copyright © Wanfang Data Co. Ltd. All Rights Reserved.</rights><lds50>peer_reviewed</lds50><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Uhttp://image.cqvip.com/vip1000/qk/87980A/87980A.jpg</thumbnail><link.rule.ids>314,780,784,4014,27914,27915,27916</link.rule.ids></links><search><creatorcontrib>Sheng-Gang Dong Xiao-Yang Wang Hua Fan Jun-Feng Gao Qiang Li</creatorcontrib><title>Overview of Energy-Efficient Successive-Approximation Analog-to-Digital Converters: State-of-the-Art and a Design Example</title><title>电子科技学刊</title><addtitle>Journal of Electronic Science Technology</addtitle><description>This paper makes a review of state-of-the- arts designs of successive-approximation register analog-to-digital converters (SAR ADCs). Methods and technique specifications are collected in view of innovative ideas. At the end of this paper, a design example is given to illustrate the procedure to design an SAR ADC. A new method, which extends the width of the internal clock, is also proposed to facilitate different sampling frequencies, which provides more time for the digital-to-analog convert (DAC) and comparator to settle. The 10 bit ADC is simulated in 0.13 μm CMOS process technology. The signal-to-noise and distortion ratio (SNDR) is 54.41 dB at a 10 MHz input with a 50 MS/s sampling rate, and the power is 330 μW.</description><subject>ADC</subject><subject>CMOS工艺</subject><subject>先进设备</subject><subject>数字转换器</subject><subject>模拟转换器</subject><subject>节能</subject><subject>设计实例</subject><subject>逐次逼近</subject><issn>1674-862X</issn><fulltext>true</fulltext><rsrctype>article</rsrctype><creationdate>2013</creationdate><recordtype>article</recordtype><recordid>eNo9kE1OwzAUhLMAiar0DkZiw8LBSWzHWVZt-JEqdUEX7KLXxE5dUjvE7i834SzciSsQVMRqpKdvRm8mCG4jEiYZz-7XoXbOhBFPKRY8fg1jEiUhoSEh4iIY_N-vgpFzeklYlPCUp_Eg-JjvZLfTco-sQrmRXX3EuVK61NJ49LItS9k7dhKP27azB70Br61BYwONrbG3eKpr7aFBE2v6JC879_31iV48eImtwn7VWzuPwFQI0FQ6XRuUH2DTNvI6uFTQODn602GweMgXkyc8mz8-T8YzXHIicEppnLEkplBlTCguGCgpgYuEg1J0KYQAylImoAQhy0hkVawgZREwpbhUyTC4O8fuwSgwdbG2267_3xWnujq9rQv5uxah_VY9e3Nmy5U19bvu6bbrS3fHggrCMkZo8gM9ynIx</recordid><startdate>2013</startdate><enddate>2013</enddate><creator>Sheng-Gang Dong Xiao-Yang Wang Hua Fan Jun-Feng Gao Qiang Li</creator><general>the Centre for Communication Circuits and Systems, University of Electronic Science and Technology of China, Chengdu 610054, China</general><scope>2RA</scope><scope>92L</scope><scope>CQIGP</scope><scope>W92</scope><scope>~WA</scope><scope>2B.</scope><scope>4A8</scope><scope>92I</scope><scope>93N</scope><scope>PSX</scope><scope>TCJ</scope></search><sort><creationdate>2013</creationdate><title>Overview of Energy-Efficient Successive-Approximation Analog-to-Digital Converters: State-of-the-Art and a Design Example</title><author>Sheng-Gang Dong Xiao-Yang Wang Hua Fan Jun-Feng Gao Qiang Li</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-LOGICAL-c608-744295324ad958f685afeea6836aff4b888a45758aca8ec189d2fa751a5ff6ef3</frbrgroupid><rsrctype>articles</rsrctype><prefilter>articles</prefilter><language>eng</language><creationdate>2013</creationdate><topic>ADC</topic><topic>CMOS工艺</topic><topic>先进设备</topic><topic>数字转换器</topic><topic>模拟转换器</topic><topic>节能</topic><topic>设计实例</topic><topic>逐次逼近</topic><toplevel>peer_reviewed</toplevel><toplevel>online_resources</toplevel><creatorcontrib>Sheng-Gang Dong Xiao-Yang Wang Hua Fan Jun-Feng Gao Qiang Li</creatorcontrib><collection>中文科技期刊数据库</collection><collection>中文科技期刊数据库-CALIS站点</collection><collection>中文科技期刊数据库-7.0平台</collection><collection>中文科技期刊数据库-工程技术</collection><collection>中文科技期刊数据库- 镜像站点</collection><collection>Wanfang Data Journals - Hong Kong</collection><collection>WANFANG Data Centre</collection><collection>Wanfang Data Journals</collection><collection>万方数据期刊 - 香港版</collection><collection>China Online Journals (COJ)</collection><collection>China Online Journals (COJ)</collection><jtitle>电子科技学刊</jtitle></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext</fulltext></delivery><addata><au>Sheng-Gang Dong Xiao-Yang Wang Hua Fan Jun-Feng Gao Qiang Li</au><format>journal</format><genre>article</genre><ristype>JOUR</ristype><atitle>Overview of Energy-Efficient Successive-Approximation Analog-to-Digital Converters: State-of-the-Art and a Design Example</atitle><jtitle>电子科技学刊</jtitle><addtitle>Journal of Electronic Science Technology</addtitle><date>2013</date><risdate>2013</risdate><volume>11</volume><issue>4</issue><spage>372</spage><epage>381</epage><pages>372-381</pages><issn>1674-862X</issn><abstract>This paper makes a review of state-of-the- arts designs of successive-approximation register analog-to-digital converters (SAR ADCs). Methods and technique specifications are collected in view of innovative ideas. At the end of this paper, a design example is given to illustrate the procedure to design an SAR ADC. A new method, which extends the width of the internal clock, is also proposed to facilitate different sampling frequencies, which provides more time for the digital-to-analog convert (DAC) and comparator to settle. The 10 bit ADC is simulated in 0.13 μm CMOS process technology. The signal-to-noise and distortion ratio (SNDR) is 54.41 dB at a 10 MHz input with a 50 MS/s sampling rate, and the power is 330 μW.</abstract><pub>the Centre for Communication Circuits and Systems, University of Electronic Science and Technology of China, Chengdu 610054, China</pub><doi>10.3969/j.issn.1674-862X.2013.04.008</doi><tpages>10</tpages></addata></record> |
fulltext | fulltext |
identifier | ISSN: 1674-862X |
ispartof | 电子科技学刊, 2013, Vol.11 (4), p.372-381 |
issn | 1674-862X |
language | eng |
recordid | cdi_wanfang_journals_zgdzkj_e201304008 |
source | Alma/SFX Local Collection |
subjects | ADC CMOS工艺 先进设备 数字转换器 模拟转换器 节能 设计实例 逐次逼近 |
title | Overview of Energy-Efficient Successive-Approximation Analog-to-Digital Converters: State-of-the-Art and a Design Example |
url | https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-15T05%3A44%3A16IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-wanfang_jour_chong&rft_val_fmt=info:ofi/fmt:kev:mtx:journal&rft.genre=article&rft.atitle=Overview%20of%20Energy-Efficient%20Successive-Approximation%20Analog-to-Digital%20Converters%EF%BC%9A%20State-of-the-Art%20and%20a%20Design%20Example&rft.jtitle=%E7%94%B5%E5%AD%90%E7%A7%91%E6%8A%80%E5%AD%A6%E5%88%8A&rft.au=Sheng-Gang%20Dong%20Xiao-Yang%20Wang%20Hua%20Fan%20Jun-Feng%20Gao%20Qiang%20Li&rft.date=2013&rft.volume=11&rft.issue=4&rft.spage=372&rft.epage=381&rft.pages=372-381&rft.issn=1674-862X&rft_id=info:doi/10.3969/j.issn.1674-862X.2013.04.008&rft_dat=%3Cwanfang_jour_chong%3Ezgdzkj_e201304008%3C/wanfang_jour_chong%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rft_cqvip_id=48059504&rft_wanfj_id=zgdzkj_e201304008&rfr_iscdi=true |