Process for dithering a time to digital converter and circuits for performing said process
DCO DCO r f DCOr DCO A process inserts a random noise in a Time to Digital Converter (TDC) designed for calculating the phase error between a first high frequency signal Fwith respect to a second reference signal, switching at a lower frequency. The process involves: processing of the first signal F...
Gespeichert in:
Hauptverfasser: | , |
---|---|
Format: | Patent |
Sprache: | eng |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
container_end_page | |
---|---|
container_issue | |
container_start_page | |
container_title | |
container_volume | |
creator | Baudin, Pierre Joubert, Cyril |
description | DCO DCO r f DCOr DCO A process inserts a random noise in a Time to Digital Converter (TDC) designed for calculating the phase error between a first high frequency signal Fwith respect to a second reference signal, switching at a lower frequency. The process involves: processing of the first signal Fby using a chain of delays having a set of n elementary delays which number is chosen so as to extend over a full period of the first signal; storing the outputs of the chain of delays in a set of latches and generation of a thermometer code presenting a stream of "1" separated from a stream of "0" by a border corresponding to the transition of the first signal with respect to the second reference signal; reducing the thermometer code by a random number PN of bits; processing of the result in an edge detecting and thermometer code decoding so as to generate two variables Δtand Δtwhich are representative of the difference between the rise and fall time of the first signal with respect to the second reference signal; computing the normalized gain so as to generate an average value of 1/T; adding to the value Δta binary value corresponding to the number of bits PN; multiplying the preceding result by the average value of 1/Tand computing the phase error between the signals. The delay chain may be arranged with inverters. The process is particularly but not exclusively useful for carrying out a TDC convertor for the purpose of synthesizing of frequencies. |
format | Patent |
fullrecord | <record><control><sourceid>uspatents_EFH</sourceid><recordid>TN_cdi_uspatents_grants_08344918</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>08344918</sourcerecordid><originalsourceid>FETCH-uspatents_grants_083449183</originalsourceid><addsrcrecordid>eNqNjDEKwkAQRbexEPUOcwEhkhSxFsUyhZWNDLuTdSDZXWYmnt-EeACrB4___tY9O8meVKHPAoHtTcIpAoLxSGB5dpENB_A5fUiMBDAF8Cx-YluzQjJjXDpFDlDWy73b9DgoHX7cObhdH5f7cdKCRsn0FQUXVG3dNOdTW_8x-QLhDjwf</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Process for dithering a time to digital converter and circuits for performing said process</title><source>USPTO Issued Patents</source><creator>Baudin, Pierre ; Joubert, Cyril</creator><creatorcontrib>Baudin, Pierre ; Joubert, Cyril ; STMicroelectronics SA</creatorcontrib><description>DCO DCO r f DCOr DCO A process inserts a random noise in a Time to Digital Converter (TDC) designed for calculating the phase error between a first high frequency signal Fwith respect to a second reference signal, switching at a lower frequency. The process involves: processing of the first signal Fby using a chain of delays having a set of n elementary delays which number is chosen so as to extend over a full period of the first signal; storing the outputs of the chain of delays in a set of latches and generation of a thermometer code presenting a stream of "1" separated from a stream of "0" by a border corresponding to the transition of the first signal with respect to the second reference signal; reducing the thermometer code by a random number PN of bits; processing of the result in an edge detecting and thermometer code decoding so as to generate two variables Δtand Δtwhich are representative of the difference between the rise and fall time of the first signal with respect to the second reference signal; computing the normalized gain so as to generate an average value of 1/T; adding to the value Δta binary value corresponding to the number of bits PN; multiplying the preceding result by the average value of 1/Tand computing the phase error between the signals. The delay chain may be arranged with inverters. The process is particularly but not exclusively useful for carrying out a TDC convertor for the purpose of synthesizing of frequencies.</description><language>eng</language><creationdate>2013</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktopdf>$$Uhttps://image-ppubs.uspto.gov/dirsearch-public/print/downloadPdf/8344918$$EPDF$$P50$$Guspatents$$Hfree_for_read</linktopdf><link.rule.ids>230,308,780,802,885,64039</link.rule.ids><linktorsrc>$$Uhttps://image-ppubs.uspto.gov/dirsearch-public/print/downloadPdf/8344918$$EView_record_in_USPTO$$FView_record_in_$$GUSPTO$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>Baudin, Pierre</creatorcontrib><creatorcontrib>Joubert, Cyril</creatorcontrib><creatorcontrib>STMicroelectronics SA</creatorcontrib><title>Process for dithering a time to digital converter and circuits for performing said process</title><description>DCO DCO r f DCOr DCO A process inserts a random noise in a Time to Digital Converter (TDC) designed for calculating the phase error between a first high frequency signal Fwith respect to a second reference signal, switching at a lower frequency. The process involves: processing of the first signal Fby using a chain of delays having a set of n elementary delays which number is chosen so as to extend over a full period of the first signal; storing the outputs of the chain of delays in a set of latches and generation of a thermometer code presenting a stream of "1" separated from a stream of "0" by a border corresponding to the transition of the first signal with respect to the second reference signal; reducing the thermometer code by a random number PN of bits; processing of the result in an edge detecting and thermometer code decoding so as to generate two variables Δtand Δtwhich are representative of the difference between the rise and fall time of the first signal with respect to the second reference signal; computing the normalized gain so as to generate an average value of 1/T; adding to the value Δta binary value corresponding to the number of bits PN; multiplying the preceding result by the average value of 1/Tand computing the phase error between the signals. The delay chain may be arranged with inverters. The process is particularly but not exclusively useful for carrying out a TDC convertor for the purpose of synthesizing of frequencies.</description><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2013</creationdate><recordtype>patent</recordtype><sourceid>EFH</sourceid><recordid>eNqNjDEKwkAQRbexEPUOcwEhkhSxFsUyhZWNDLuTdSDZXWYmnt-EeACrB4___tY9O8meVKHPAoHtTcIpAoLxSGB5dpENB_A5fUiMBDAF8Cx-YluzQjJjXDpFDlDWy73b9DgoHX7cObhdH5f7cdKCRsn0FQUXVG3dNOdTW_8x-QLhDjwf</recordid><startdate>20130101</startdate><enddate>20130101</enddate><creator>Baudin, Pierre</creator><creator>Joubert, Cyril</creator><scope>EFH</scope></search><sort><creationdate>20130101</creationdate><title>Process for dithering a time to digital converter and circuits for performing said process</title><author>Baudin, Pierre ; Joubert, Cyril</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-uspatents_grants_083449183</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2013</creationdate><toplevel>online_resources</toplevel><creatorcontrib>Baudin, Pierre</creatorcontrib><creatorcontrib>Joubert, Cyril</creatorcontrib><creatorcontrib>STMicroelectronics SA</creatorcontrib><collection>USPTO Issued Patents</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Baudin, Pierre</au><au>Joubert, Cyril</au><aucorp>STMicroelectronics SA</aucorp><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Process for dithering a time to digital converter and circuits for performing said process</title><date>2013-01-01</date><risdate>2013</risdate><abstract>DCO DCO r f DCOr DCO A process inserts a random noise in a Time to Digital Converter (TDC) designed for calculating the phase error between a first high frequency signal Fwith respect to a second reference signal, switching at a lower frequency. The process involves: processing of the first signal Fby using a chain of delays having a set of n elementary delays which number is chosen so as to extend over a full period of the first signal; storing the outputs of the chain of delays in a set of latches and generation of a thermometer code presenting a stream of "1" separated from a stream of "0" by a border corresponding to the transition of the first signal with respect to the second reference signal; reducing the thermometer code by a random number PN of bits; processing of the result in an edge detecting and thermometer code decoding so as to generate two variables Δtand Δtwhich are representative of the difference between the rise and fall time of the first signal with respect to the second reference signal; computing the normalized gain so as to generate an average value of 1/T; adding to the value Δta binary value corresponding to the number of bits PN; multiplying the preceding result by the average value of 1/Tand computing the phase error between the signals. The delay chain may be arranged with inverters. The process is particularly but not exclusively useful for carrying out a TDC convertor for the purpose of synthesizing of frequencies.</abstract><oa>free_for_read</oa></addata></record> |
fulltext | fulltext_linktorsrc |
identifier | |
ispartof | |
issn | |
language | eng |
recordid | cdi_uspatents_grants_08344918 |
source | USPTO Issued Patents |
title | Process for dithering a time to digital converter and circuits for performing said process |
url | https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2024-12-29T18%3A43%3A13IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-uspatents_EFH&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=Baudin,%20Pierre&rft.aucorp=STMicroelectronics%20SA&rft.date=2013-01-01&rft_id=info:doi/&rft_dat=%3Cuspatents_EFH%3E08344918%3C/uspatents_EFH%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true |