Meta-architecture defined programmable instruction fetch functions supporting assembled variable length instruction processors
In an implementation, a processing system includes an instruction fetch (IF) memory storing IF instructions; an arithmetic/logic (AL) instruction memory (IMemory) storing instructions; and a programmable instruction fetch mechanism to generate IMemory instruction addresses, from IF instructions fetc...
Gespeichert in:
1. Verfasser: | |
---|---|
Format: | Patent |
Sprache: | eng |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
container_end_page | |
---|---|
container_issue | |
container_start_page | |
container_title | |
container_volume | |
creator | Pechanek, Gerald George |
description | In an implementation, a processing system includes an instruction fetch (IF) memory storing IF instructions; an arithmetic/logic (AL) instruction memory (IMemory) storing instructions; and a programmable instruction fetch mechanism to generate IMemory instruction addresses, from IF instructions fetched from the IF memory, to select instructions to be fetched from the IMemory for execution, wherein at least one IF instruction includes a loop count field indicating a number of iterations of a loop to be performed, a loop start address of the loop, and a loop end address of the loop. |
format | Patent |
fullrecord | <record><control><sourceid>uspatents_EFH</sourceid><recordid>TN_cdi_uspatents_grants_08266410</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>08266410</sourcerecordid><originalsourceid>FETCH-uspatents_grants_082664103</originalsourceid><addsrcrecordid>eNqNjr0KwkAQhNNYiPoO-wKB-EOwD4qNnb2sl73kINk7dvcsfXZjsLGzGga--Zhl8bqSYYni-mDkLAtBSz4wtZAkdoLjiI-BILCaZGchMngy14PPPFcFzSlFscAdoCqNE9_CEyXMy4G4s_5HMJkdqUbRdbHwOChtvrkq4Hy6NZcya0IjNr1PHz5RHXd1fdhW-z-QN3K-S7U</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Meta-architecture defined programmable instruction fetch functions supporting assembled variable length instruction processors</title><source>USPTO Issued Patents</source><creator>Pechanek, Gerald George</creator><creatorcontrib>Pechanek, Gerald George ; Renesky Tap III, Limited Liability Company</creatorcontrib><description>In an implementation, a processing system includes an instruction fetch (IF) memory storing IF instructions; an arithmetic/logic (AL) instruction memory (IMemory) storing instructions; and a programmable instruction fetch mechanism to generate IMemory instruction addresses, from IF instructions fetched from the IF memory, to select instructions to be fetched from the IMemory for execution, wherein at least one IF instruction includes a loop count field indicating a number of iterations of a loop to be performed, a loop start address of the loop, and a loop end address of the loop.</description><language>eng</language><creationdate>2012</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktopdf>$$Uhttps://image-ppubs.uspto.gov/dirsearch-public/print/downloadPdf/8266410$$EPDF$$P50$$Guspatents$$Hfree_for_read</linktopdf><link.rule.ids>230,308,776,798,881,64012</link.rule.ids><linktorsrc>$$Uhttps://image-ppubs.uspto.gov/dirsearch-public/print/downloadPdf/8266410$$EView_record_in_USPTO$$FView_record_in_$$GUSPTO$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>Pechanek, Gerald George</creatorcontrib><creatorcontrib>Renesky Tap III, Limited Liability Company</creatorcontrib><title>Meta-architecture defined programmable instruction fetch functions supporting assembled variable length instruction processors</title><description>In an implementation, a processing system includes an instruction fetch (IF) memory storing IF instructions; an arithmetic/logic (AL) instruction memory (IMemory) storing instructions; and a programmable instruction fetch mechanism to generate IMemory instruction addresses, from IF instructions fetched from the IF memory, to select instructions to be fetched from the IMemory for execution, wherein at least one IF instruction includes a loop count field indicating a number of iterations of a loop to be performed, a loop start address of the loop, and a loop end address of the loop.</description><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2012</creationdate><recordtype>patent</recordtype><sourceid>EFH</sourceid><recordid>eNqNjr0KwkAQhNNYiPoO-wKB-EOwD4qNnb2sl73kINk7dvcsfXZjsLGzGga--Zhl8bqSYYni-mDkLAtBSz4wtZAkdoLjiI-BILCaZGchMngy14PPPFcFzSlFscAdoCqNE9_CEyXMy4G4s_5HMJkdqUbRdbHwOChtvrkq4Hy6NZcya0IjNr1PHz5RHXd1fdhW-z-QN3K-S7U</recordid><startdate>20120911</startdate><enddate>20120911</enddate><creator>Pechanek, Gerald George</creator><scope>EFH</scope></search><sort><creationdate>20120911</creationdate><title>Meta-architecture defined programmable instruction fetch functions supporting assembled variable length instruction processors</title><author>Pechanek, Gerald George</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-uspatents_grants_082664103</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2012</creationdate><toplevel>online_resources</toplevel><creatorcontrib>Pechanek, Gerald George</creatorcontrib><creatorcontrib>Renesky Tap III, Limited Liability Company</creatorcontrib><collection>USPTO Issued Patents</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Pechanek, Gerald George</au><aucorp>Renesky Tap III, Limited Liability Company</aucorp><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Meta-architecture defined programmable instruction fetch functions supporting assembled variable length instruction processors</title><date>2012-09-11</date><risdate>2012</risdate><abstract>In an implementation, a processing system includes an instruction fetch (IF) memory storing IF instructions; an arithmetic/logic (AL) instruction memory (IMemory) storing instructions; and a programmable instruction fetch mechanism to generate IMemory instruction addresses, from IF instructions fetched from the IF memory, to select instructions to be fetched from the IMemory for execution, wherein at least one IF instruction includes a loop count field indicating a number of iterations of a loop to be performed, a loop start address of the loop, and a loop end address of the loop.</abstract><oa>free_for_read</oa></addata></record> |
fulltext | fulltext_linktorsrc |
identifier | |
ispartof | |
issn | |
language | eng |
recordid | cdi_uspatents_grants_08266410 |
source | USPTO Issued Patents |
title | Meta-architecture defined programmable instruction fetch functions supporting assembled variable length instruction processors |
url | https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-02-15T11%3A46%3A33IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-uspatents_EFH&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=Pechanek,%20Gerald%20George&rft.aucorp=Renesky%20Tap%20III,%20Limited%20Liability%20Company&rft.date=2012-09-11&rft_id=info:doi/&rft_dat=%3Cuspatents_EFH%3E08266410%3C/uspatents_EFH%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true |