Data receiver of semiconductor integrated circuit
A semiconductor integrated circuit equipped with an equalizer which has a circuit structure simpler than that of a related equalizer according to an FFE scheme or a DFE scheme and is capable of preventing a noise component from being amplified. The data receiver includes a plurality of receiver unit...
Gespeichert in:
Hauptverfasser: | , , , , , , , |
---|---|
Format: | Patent |
Sprache: | eng |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
container_end_page | |
---|---|
container_issue | |
container_start_page | |
container_title | |
container_volume | |
creator | Kim, Hyung-Soo Park, Kun-Woo Kim, Yong-Ju Song, Hee-Woong Oh, Ic-Su Hwang, Tae-Jin Choi, Hae-Rang Lee, Ji-Wang |
description | A semiconductor integrated circuit equipped with an equalizer which has a circuit structure simpler than that of a related equalizer according to an FFE scheme or a DFE scheme and is capable of preventing a noise component from being amplified. The data receiver includes a plurality of receiver units, wherein each receiver unit includes a plurality of level detectors which detect different levels, and an encoder, in which the level detectors receive data according to a clock signal having a predetermined phase difference and perform an amplification operation including an equalization function based on feedback data, thereby outputting an amplification signal, and wherein level detectors of one receiver unit receive an amplification signal, as the feedback data, from level detectors of another receiver unit that receives a first clock signal having a phase more advanced than a phase of a second clock signal received in one receiver unit. |
format | Patent |
fullrecord | <record><control><sourceid>uspatents_EFH</sourceid><recordid>TN_cdi_uspatents_grants_08149953</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>08149953</sourcerecordid><originalsourceid>FETCH-uspatents_grants_081499533</originalsourceid><addsrcrecordid>eNrjZDB0SSxJVChKTU7NLEstUshPUyhOzc1Mzs9LKU0uyS9SyMwrSU0vSixJTVFIzixKLs0s4WFgTUvMKU7lhdLcDApuriHOHrqlxQVAdXklxfFADSDKwMLQxNLS1NiYCCUAhIks8Q</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Data receiver of semiconductor integrated circuit</title><source>USPTO Issued Patents</source><creator>Kim, Hyung-Soo ; Park, Kun-Woo ; Kim, Yong-Ju ; Song, Hee-Woong ; Oh, Ic-Su ; Hwang, Tae-Jin ; Choi, Hae-Rang ; Lee, Ji-Wang</creator><creatorcontrib>Kim, Hyung-Soo ; Park, Kun-Woo ; Kim, Yong-Ju ; Song, Hee-Woong ; Oh, Ic-Su ; Hwang, Tae-Jin ; Choi, Hae-Rang ; Lee, Ji-Wang ; Hynix Semiconductor, Inc</creatorcontrib><description>A semiconductor integrated circuit equipped with an equalizer which has a circuit structure simpler than that of a related equalizer according to an FFE scheme or a DFE scheme and is capable of preventing a noise component from being amplified. The data receiver includes a plurality of receiver units, wherein each receiver unit includes a plurality of level detectors which detect different levels, and an encoder, in which the level detectors receive data according to a clock signal having a predetermined phase difference and perform an amplification operation including an equalization function based on feedback data, thereby outputting an amplification signal, and wherein level detectors of one receiver unit receive an amplification signal, as the feedback data, from level detectors of another receiver unit that receives a first clock signal having a phase more advanced than a phase of a second clock signal received in one receiver unit.</description><language>eng</language><creationdate>2012</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktopdf>$$Uhttps://image-ppubs.uspto.gov/dirsearch-public/print/downloadPdf/8149953$$EPDF$$P50$$Guspatents$$Hfree_for_read</linktopdf><link.rule.ids>230,308,776,798,881,64012</link.rule.ids><linktorsrc>$$Uhttps://image-ppubs.uspto.gov/dirsearch-public/print/downloadPdf/8149953$$EView_record_in_USPTO$$FView_record_in_$$GUSPTO$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>Kim, Hyung-Soo</creatorcontrib><creatorcontrib>Park, Kun-Woo</creatorcontrib><creatorcontrib>Kim, Yong-Ju</creatorcontrib><creatorcontrib>Song, Hee-Woong</creatorcontrib><creatorcontrib>Oh, Ic-Su</creatorcontrib><creatorcontrib>Hwang, Tae-Jin</creatorcontrib><creatorcontrib>Choi, Hae-Rang</creatorcontrib><creatorcontrib>Lee, Ji-Wang</creatorcontrib><creatorcontrib>Hynix Semiconductor, Inc</creatorcontrib><title>Data receiver of semiconductor integrated circuit</title><description>A semiconductor integrated circuit equipped with an equalizer which has a circuit structure simpler than that of a related equalizer according to an FFE scheme or a DFE scheme and is capable of preventing a noise component from being amplified. The data receiver includes a plurality of receiver units, wherein each receiver unit includes a plurality of level detectors which detect different levels, and an encoder, in which the level detectors receive data according to a clock signal having a predetermined phase difference and perform an amplification operation including an equalization function based on feedback data, thereby outputting an amplification signal, and wherein level detectors of one receiver unit receive an amplification signal, as the feedback data, from level detectors of another receiver unit that receives a first clock signal having a phase more advanced than a phase of a second clock signal received in one receiver unit.</description><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2012</creationdate><recordtype>patent</recordtype><sourceid>EFH</sourceid><recordid>eNrjZDB0SSxJVChKTU7NLEstUshPUyhOzc1Mzs9LKU0uyS9SyMwrSU0vSixJTVFIzixKLs0s4WFgTUvMKU7lhdLcDApuriHOHrqlxQVAdXklxfFADSDKwMLQxNLS1NiYCCUAhIks8Q</recordid><startdate>20120403</startdate><enddate>20120403</enddate><creator>Kim, Hyung-Soo</creator><creator>Park, Kun-Woo</creator><creator>Kim, Yong-Ju</creator><creator>Song, Hee-Woong</creator><creator>Oh, Ic-Su</creator><creator>Hwang, Tae-Jin</creator><creator>Choi, Hae-Rang</creator><creator>Lee, Ji-Wang</creator><scope>EFH</scope></search><sort><creationdate>20120403</creationdate><title>Data receiver of semiconductor integrated circuit</title><author>Kim, Hyung-Soo ; Park, Kun-Woo ; Kim, Yong-Ju ; Song, Hee-Woong ; Oh, Ic-Su ; Hwang, Tae-Jin ; Choi, Hae-Rang ; Lee, Ji-Wang</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-uspatents_grants_081499533</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2012</creationdate><toplevel>online_resources</toplevel><creatorcontrib>Kim, Hyung-Soo</creatorcontrib><creatorcontrib>Park, Kun-Woo</creatorcontrib><creatorcontrib>Kim, Yong-Ju</creatorcontrib><creatorcontrib>Song, Hee-Woong</creatorcontrib><creatorcontrib>Oh, Ic-Su</creatorcontrib><creatorcontrib>Hwang, Tae-Jin</creatorcontrib><creatorcontrib>Choi, Hae-Rang</creatorcontrib><creatorcontrib>Lee, Ji-Wang</creatorcontrib><creatorcontrib>Hynix Semiconductor, Inc</creatorcontrib><collection>USPTO Issued Patents</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Kim, Hyung-Soo</au><au>Park, Kun-Woo</au><au>Kim, Yong-Ju</au><au>Song, Hee-Woong</au><au>Oh, Ic-Su</au><au>Hwang, Tae-Jin</au><au>Choi, Hae-Rang</au><au>Lee, Ji-Wang</au><aucorp>Hynix Semiconductor, Inc</aucorp><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Data receiver of semiconductor integrated circuit</title><date>2012-04-03</date><risdate>2012</risdate><abstract>A semiconductor integrated circuit equipped with an equalizer which has a circuit structure simpler than that of a related equalizer according to an FFE scheme or a DFE scheme and is capable of preventing a noise component from being amplified. The data receiver includes a plurality of receiver units, wherein each receiver unit includes a plurality of level detectors which detect different levels, and an encoder, in which the level detectors receive data according to a clock signal having a predetermined phase difference and perform an amplification operation including an equalization function based on feedback data, thereby outputting an amplification signal, and wherein level detectors of one receiver unit receive an amplification signal, as the feedback data, from level detectors of another receiver unit that receives a first clock signal having a phase more advanced than a phase of a second clock signal received in one receiver unit.</abstract><oa>free_for_read</oa></addata></record> |
fulltext | fulltext_linktorsrc |
identifier | |
ispartof | |
issn | |
language | eng |
recordid | cdi_uspatents_grants_08149953 |
source | USPTO Issued Patents |
title | Data receiver of semiconductor integrated circuit |
url | https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-02-05T05%3A08%3A41IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-uspatents_EFH&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=Kim,%20Hyung-Soo&rft.aucorp=Hynix%20Semiconductor,%20Inc&rft.date=2012-04-03&rft_id=info:doi/&rft_dat=%3Cuspatents_EFH%3E08149953%3C/uspatents_EFH%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true |