Method of programming an array of NMOS EEPROM cells that minimizes bit disturbances and voltage withstand requirements for the memory array and supporting circuits

A method for programming and erasing an array of NMOS electrically erasable programmable read only memory (EEPROM) cells that minimizes bit disturbances and high voltage requirements for the memory array cells and supporting circuits. In addition, the array of N-channel memory cells may be separated...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: Shields, Jeffrey A, Hewitt, Kent D, Gerber, Donald S
Format: Patent
Sprache:eng
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator Shields, Jeffrey A
Hewitt, Kent D
Gerber, Donald S
description A method for programming and erasing an array of NMOS electrically erasable programmable read only memory (EEPROM) cells that minimizes bit disturbances and high voltage requirements for the memory array cells and supporting circuits. In addition, the array of N-channel memory cells may be separated into independently programmable memory segments by creating multiple, electrically isolated P-wells upon which the memory segments are fabricated. The multiple, electrically isolated P-wells may be created, for example, by p-n junction isolation or dielectric isolation.
format Patent
fullrecord <record><control><sourceid>uspatents_EFH</sourceid><recordid>TN_cdi_uspatents_grants_08094503</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>08094503</sourcerecordid><originalsourceid>FETCH-uspatents_grants_080945033</originalsourceid><addsrcrecordid>eNqNjkFqw0AMRb3poqS9gy4QMKSFdF0csnEc0u6LbMu2wDPjSJoE9zq9aD3gA2T14fH4_z9nfyXZEFoIHUwSekHn2PeAHlAE58RPZfUFRXG-VCU0NI4KNqDB4rHjX1Ko2aBltSg1-mYB6Fu4hdGwJ7izDWqJCF0jCznyptAFWWoIHLkg8zqWLI3TFMTSiYaliWz6kj11OCq9rrnJ4FB8fx63USe0VPezHE-R7_OPt_d8t3tA-QdP9lcl</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Method of programming an array of NMOS EEPROM cells that minimizes bit disturbances and voltage withstand requirements for the memory array and supporting circuits</title><source>USPTO Issued Patents</source><creator>Shields, Jeffrey A ; Hewitt, Kent D ; Gerber, Donald S</creator><creatorcontrib>Shields, Jeffrey A ; Hewitt, Kent D ; Gerber, Donald S ; Microchip Technology Incorporated</creatorcontrib><description>A method for programming and erasing an array of NMOS electrically erasable programmable read only memory (EEPROM) cells that minimizes bit disturbances and high voltage requirements for the memory array cells and supporting circuits. In addition, the array of N-channel memory cells may be separated into independently programmable memory segments by creating multiple, electrically isolated P-wells upon which the memory segments are fabricated. The multiple, electrically isolated P-wells may be created, for example, by p-n junction isolation or dielectric isolation.</description><language>eng</language><creationdate>2012</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktopdf>$$Uhttps://image-ppubs.uspto.gov/dirsearch-public/print/downloadPdf/8094503$$EPDF$$P50$$Guspatents$$Hfree_for_read</linktopdf><link.rule.ids>230,308,776,798,881,64015</link.rule.ids><linktorsrc>$$Uhttps://image-ppubs.uspto.gov/dirsearch-public/print/downloadPdf/8094503$$EView_record_in_USPTO$$FView_record_in_$$GUSPTO$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>Shields, Jeffrey A</creatorcontrib><creatorcontrib>Hewitt, Kent D</creatorcontrib><creatorcontrib>Gerber, Donald S</creatorcontrib><creatorcontrib>Microchip Technology Incorporated</creatorcontrib><title>Method of programming an array of NMOS EEPROM cells that minimizes bit disturbances and voltage withstand requirements for the memory array and supporting circuits</title><description>A method for programming and erasing an array of NMOS electrically erasable programmable read only memory (EEPROM) cells that minimizes bit disturbances and high voltage requirements for the memory array cells and supporting circuits. In addition, the array of N-channel memory cells may be separated into independently programmable memory segments by creating multiple, electrically isolated P-wells upon which the memory segments are fabricated. The multiple, electrically isolated P-wells may be created, for example, by p-n junction isolation or dielectric isolation.</description><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2012</creationdate><recordtype>patent</recordtype><sourceid>EFH</sourceid><recordid>eNqNjkFqw0AMRb3poqS9gy4QMKSFdF0csnEc0u6LbMu2wDPjSJoE9zq9aD3gA2T14fH4_z9nfyXZEFoIHUwSekHn2PeAHlAE58RPZfUFRXG-VCU0NI4KNqDB4rHjX1Ko2aBltSg1-mYB6Fu4hdGwJ7izDWqJCF0jCznyptAFWWoIHLkg8zqWLI3TFMTSiYaliWz6kj11OCq9rrnJ4FB8fx63USe0VPezHE-R7_OPt_d8t3tA-QdP9lcl</recordid><startdate>20120110</startdate><enddate>20120110</enddate><creator>Shields, Jeffrey A</creator><creator>Hewitt, Kent D</creator><creator>Gerber, Donald S</creator><scope>EFH</scope></search><sort><creationdate>20120110</creationdate><title>Method of programming an array of NMOS EEPROM cells that minimizes bit disturbances and voltage withstand requirements for the memory array and supporting circuits</title><author>Shields, Jeffrey A ; Hewitt, Kent D ; Gerber, Donald S</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-uspatents_grants_080945033</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2012</creationdate><toplevel>online_resources</toplevel><creatorcontrib>Shields, Jeffrey A</creatorcontrib><creatorcontrib>Hewitt, Kent D</creatorcontrib><creatorcontrib>Gerber, Donald S</creatorcontrib><creatorcontrib>Microchip Technology Incorporated</creatorcontrib><collection>USPTO Issued Patents</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Shields, Jeffrey A</au><au>Hewitt, Kent D</au><au>Gerber, Donald S</au><aucorp>Microchip Technology Incorporated</aucorp><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Method of programming an array of NMOS EEPROM cells that minimizes bit disturbances and voltage withstand requirements for the memory array and supporting circuits</title><date>2012-01-10</date><risdate>2012</risdate><abstract>A method for programming and erasing an array of NMOS electrically erasable programmable read only memory (EEPROM) cells that minimizes bit disturbances and high voltage requirements for the memory array cells and supporting circuits. In addition, the array of N-channel memory cells may be separated into independently programmable memory segments by creating multiple, electrically isolated P-wells upon which the memory segments are fabricated. The multiple, electrically isolated P-wells may be created, for example, by p-n junction isolation or dielectric isolation.</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng
recordid cdi_uspatents_grants_08094503
source USPTO Issued Patents
title Method of programming an array of NMOS EEPROM cells that minimizes bit disturbances and voltage withstand requirements for the memory array and supporting circuits
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-24T18%3A29%3A45IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-uspatents_EFH&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=Shields,%20Jeffrey%20A&rft.aucorp=Microchip%20Technology%20Incorporated&rft.date=2012-01-10&rft_id=info:doi/&rft_dat=%3Cuspatents_EFH%3E08094503%3C/uspatents_EFH%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true