Loading data to vector renamed register from across multiple cache lines

A load instruction that accesses data cache may be off natural alignment, which causes a cache line crossing to complete the access. The illustrative embodiments provide a mechanism for loading data across multiple cache lines without the need for an accumulation register or collection point for par...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: Hrusecky, David A, Ray, David S, Ronchetti, Bruce J, Tung, Shih-Hsiung S
Format: Patent
Sprache:eng
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator Hrusecky, David A
Ray, David S
Ronchetti, Bruce J
Tung, Shih-Hsiung S
description A load instruction that accesses data cache may be off natural alignment, which causes a cache line crossing to complete the access. The illustrative embodiments provide a mechanism for loading data across multiple cache lines without the need for an accumulation register or collection point for partial data access from a first cache line while waiting for a second cache line to be accessed. Because the accesses to separate cache lines are concatenated within the vector rename register without the need for an accumulator, an off-alignment load instruction is completely pipeline-able and flushable with no cleanup consequences.
format Patent
fullrecord <record><control><sourceid>uspatents_EFH</sourceid><recordid>TN_cdi_uspatents_grants_08086801</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>08086801</sourcerecordid><originalsourceid>FETCH-uspatents_grants_080868013</originalsourceid><addsrcrecordid>eNqNyrEKAjEMANAuDqL-Q35AqAjSXZQbbnSX0OZqoW2OJOf3n4If4PSWt3XDyJhKz5DQEIzhTdFYQKhjo_QxFzUSmIQbYBRWhbZUK3MliBhfBLV00r3bTFiVDj93Du63x3U4LjqjUTd9ZsEvPvhwCf50_qOsWvQ1JA</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Loading data to vector renamed register from across multiple cache lines</title><source>USPTO Issued Patents</source><creator>Hrusecky, David A ; Ray, David S ; Ronchetti, Bruce J ; Tung, Shih-Hsiung S</creator><creatorcontrib>Hrusecky, David A ; Ray, David S ; Ronchetti, Bruce J ; Tung, Shih-Hsiung S ; International Business Machines Corporation</creatorcontrib><description>A load instruction that accesses data cache may be off natural alignment, which causes a cache line crossing to complete the access. The illustrative embodiments provide a mechanism for loading data across multiple cache lines without the need for an accumulation register or collection point for partial data access from a first cache line while waiting for a second cache line to be accessed. Because the accesses to separate cache lines are concatenated within the vector rename register without the need for an accumulator, an off-alignment load instruction is completely pipeline-able and flushable with no cleanup consequences.</description><language>eng</language><creationdate>2011</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktopdf>$$Uhttps://image-ppubs.uspto.gov/dirsearch-public/print/downloadPdf/8086801$$EPDF$$P50$$Guspatents$$Hfree_for_read</linktopdf><link.rule.ids>230,308,780,802,885,64038</link.rule.ids><linktorsrc>$$Uhttps://image-ppubs.uspto.gov/dirsearch-public/print/downloadPdf/8086801$$EView_record_in_USPTO$$FView_record_in_$$GUSPTO$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>Hrusecky, David A</creatorcontrib><creatorcontrib>Ray, David S</creatorcontrib><creatorcontrib>Ronchetti, Bruce J</creatorcontrib><creatorcontrib>Tung, Shih-Hsiung S</creatorcontrib><creatorcontrib>International Business Machines Corporation</creatorcontrib><title>Loading data to vector renamed register from across multiple cache lines</title><description>A load instruction that accesses data cache may be off natural alignment, which causes a cache line crossing to complete the access. The illustrative embodiments provide a mechanism for loading data across multiple cache lines without the need for an accumulation register or collection point for partial data access from a first cache line while waiting for a second cache line to be accessed. Because the accesses to separate cache lines are concatenated within the vector rename register without the need for an accumulator, an off-alignment load instruction is completely pipeline-able and flushable with no cleanup consequences.</description><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2011</creationdate><recordtype>patent</recordtype><sourceid>EFH</sourceid><recordid>eNqNyrEKAjEMANAuDqL-Q35AqAjSXZQbbnSX0OZqoW2OJOf3n4If4PSWt3XDyJhKz5DQEIzhTdFYQKhjo_QxFzUSmIQbYBRWhbZUK3MliBhfBLV00r3bTFiVDj93Du63x3U4LjqjUTd9ZsEvPvhwCf50_qOsWvQ1JA</recordid><startdate>20111227</startdate><enddate>20111227</enddate><creator>Hrusecky, David A</creator><creator>Ray, David S</creator><creator>Ronchetti, Bruce J</creator><creator>Tung, Shih-Hsiung S</creator><scope>EFH</scope></search><sort><creationdate>20111227</creationdate><title>Loading data to vector renamed register from across multiple cache lines</title><author>Hrusecky, David A ; Ray, David S ; Ronchetti, Bruce J ; Tung, Shih-Hsiung S</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-uspatents_grants_080868013</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2011</creationdate><toplevel>online_resources</toplevel><creatorcontrib>Hrusecky, David A</creatorcontrib><creatorcontrib>Ray, David S</creatorcontrib><creatorcontrib>Ronchetti, Bruce J</creatorcontrib><creatorcontrib>Tung, Shih-Hsiung S</creatorcontrib><creatorcontrib>International Business Machines Corporation</creatorcontrib><collection>USPTO Issued Patents</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Hrusecky, David A</au><au>Ray, David S</au><au>Ronchetti, Bruce J</au><au>Tung, Shih-Hsiung S</au><aucorp>International Business Machines Corporation</aucorp><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Loading data to vector renamed register from across multiple cache lines</title><date>2011-12-27</date><risdate>2011</risdate><abstract>A load instruction that accesses data cache may be off natural alignment, which causes a cache line crossing to complete the access. The illustrative embodiments provide a mechanism for loading data across multiple cache lines without the need for an accumulation register or collection point for partial data access from a first cache line while waiting for a second cache line to be accessed. Because the accesses to separate cache lines are concatenated within the vector rename register without the need for an accumulator, an off-alignment load instruction is completely pipeline-able and flushable with no cleanup consequences.</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng
recordid cdi_uspatents_grants_08086801
source USPTO Issued Patents
title Loading data to vector renamed register from across multiple cache lines
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-09T06%3A29%3A58IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-uspatents_EFH&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=Hrusecky,%20David%20A&rft.aucorp=International%20Business%20Machines%20Corporation&rft.date=2011-12-27&rft_id=info:doi/&rft_dat=%3Cuspatents_EFH%3E08086801%3C/uspatents_EFH%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true