Automatic clock synchronization and distribution circuit for counter clock flow pipelined systems
A clock synchronization buffer for a counter clock flow pipelined circuit including a cascade of processing modules that receive data from a previous module and provide output results to a following module. The clock synchronization buffer receives a clock input signal and provides clock signals to...
Gespeichert in:
Hauptverfasser: | , |
---|---|
Format: | Patent |
Sprache: | eng |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
container_end_page | |
---|---|
container_issue | |
container_start_page | |
container_title | |
container_volume | |
creator | Fouts, Douglas Jai Luke, Brian Lee |
description | A clock synchronization buffer for a counter clock flow pipelined circuit including a cascade of processing modules that receive data from a previous module and provide output results to a following module. The clock synchronization buffer receives a clock input signal and provides clock signals to a local processing module and to the next pipeline stage. The clock synchronization buffer includes a selectable delay stage that receives a clock input signal and a delay select signal and outputs a clock signal having a selected delay. An amplifier connected to the selectable delay stage provides the delayed clock signal to a local processing module that corresponds to the clock synchronization buffer circuit. An inverting amplifier connected to the selectable delay stage provides the delayed clock signal to the next pipeline stage. A clock synchronization controller synchronizes the phases of reference clock input and synchronized clock input signals. |
format | Patent |
fullrecord | <record><control><sourceid>uspatents_EFH</sourceid><recordid>TN_cdi_uspatents_grants_08085817</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>08085817</sourcerecordid><originalsourceid>FETCH-uspatents_grants_080858173</originalsourceid><addsrcrecordid>eNqNjEEKAjEMRWfjQtQ75ALCiIizFVE8gHupaavBTlKaFNHTO8ocwNWDx39_2rhdNemdEQImwQfoi_FehOk9SGFw7MGTWqFr_QmkgpUMohRAqWyhjGlM8oRMOSTi4IcntdDrvJlElzQsRs4aOB7O-9OyanYW2PRyK-6Ltmu7Tbfarv-YfABqJD_o</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Automatic clock synchronization and distribution circuit for counter clock flow pipelined systems</title><source>USPTO Issued Patents</source><creator>Fouts, Douglas Jai ; Luke, Brian Lee</creator><creatorcontrib>Fouts, Douglas Jai ; Luke, Brian Lee ; The United States of America as represented by the Secretary of the Navy</creatorcontrib><description>A clock synchronization buffer for a counter clock flow pipelined circuit including a cascade of processing modules that receive data from a previous module and provide output results to a following module. The clock synchronization buffer receives a clock input signal and provides clock signals to a local processing module and to the next pipeline stage. The clock synchronization buffer includes a selectable delay stage that receives a clock input signal and a delay select signal and outputs a clock signal having a selected delay. An amplifier connected to the selectable delay stage provides the delayed clock signal to a local processing module that corresponds to the clock synchronization buffer circuit. An inverting amplifier connected to the selectable delay stage provides the delayed clock signal to the next pipeline stage. A clock synchronization controller synchronizes the phases of reference clock input and synchronized clock input signals.</description><language>eng</language><creationdate>2011</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktopdf>$$Uhttps://image-ppubs.uspto.gov/dirsearch-public/print/downloadPdf/8085817$$EPDF$$P50$$Guspatents$$Hfree_for_read</linktopdf><link.rule.ids>230,308,780,802,885,64039</link.rule.ids><linktorsrc>$$Uhttps://image-ppubs.uspto.gov/dirsearch-public/print/downloadPdf/8085817$$EView_record_in_USPTO$$FView_record_in_$$GUSPTO$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>Fouts, Douglas Jai</creatorcontrib><creatorcontrib>Luke, Brian Lee</creatorcontrib><creatorcontrib>The United States of America as represented by the Secretary of the Navy</creatorcontrib><title>Automatic clock synchronization and distribution circuit for counter clock flow pipelined systems</title><description>A clock synchronization buffer for a counter clock flow pipelined circuit including a cascade of processing modules that receive data from a previous module and provide output results to a following module. The clock synchronization buffer receives a clock input signal and provides clock signals to a local processing module and to the next pipeline stage. The clock synchronization buffer includes a selectable delay stage that receives a clock input signal and a delay select signal and outputs a clock signal having a selected delay. An amplifier connected to the selectable delay stage provides the delayed clock signal to a local processing module that corresponds to the clock synchronization buffer circuit. An inverting amplifier connected to the selectable delay stage provides the delayed clock signal to the next pipeline stage. A clock synchronization controller synchronizes the phases of reference clock input and synchronized clock input signals.</description><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2011</creationdate><recordtype>patent</recordtype><sourceid>EFH</sourceid><recordid>eNqNjEEKAjEMRWfjQtQ75ALCiIizFVE8gHupaavBTlKaFNHTO8ocwNWDx39_2rhdNemdEQImwQfoi_FehOk9SGFw7MGTWqFr_QmkgpUMohRAqWyhjGlM8oRMOSTi4IcntdDrvJlElzQsRs4aOB7O-9OyanYW2PRyK-6Ltmu7Tbfarv-YfABqJD_o</recordid><startdate>20111227</startdate><enddate>20111227</enddate><creator>Fouts, Douglas Jai</creator><creator>Luke, Brian Lee</creator><scope>EFH</scope></search><sort><creationdate>20111227</creationdate><title>Automatic clock synchronization and distribution circuit for counter clock flow pipelined systems</title><author>Fouts, Douglas Jai ; Luke, Brian Lee</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-uspatents_grants_080858173</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2011</creationdate><toplevel>online_resources</toplevel><creatorcontrib>Fouts, Douglas Jai</creatorcontrib><creatorcontrib>Luke, Brian Lee</creatorcontrib><creatorcontrib>The United States of America as represented by the Secretary of the Navy</creatorcontrib><collection>USPTO Issued Patents</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Fouts, Douglas Jai</au><au>Luke, Brian Lee</au><aucorp>The United States of America as represented by the Secretary of the Navy</aucorp><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Automatic clock synchronization and distribution circuit for counter clock flow pipelined systems</title><date>2011-12-27</date><risdate>2011</risdate><abstract>A clock synchronization buffer for a counter clock flow pipelined circuit including a cascade of processing modules that receive data from a previous module and provide output results to a following module. The clock synchronization buffer receives a clock input signal and provides clock signals to a local processing module and to the next pipeline stage. The clock synchronization buffer includes a selectable delay stage that receives a clock input signal and a delay select signal and outputs a clock signal having a selected delay. An amplifier connected to the selectable delay stage provides the delayed clock signal to a local processing module that corresponds to the clock synchronization buffer circuit. An inverting amplifier connected to the selectable delay stage provides the delayed clock signal to the next pipeline stage. A clock synchronization controller synchronizes the phases of reference clock input and synchronized clock input signals.</abstract><oa>free_for_read</oa></addata></record> |
fulltext | fulltext_linktorsrc |
identifier | |
ispartof | |
issn | |
language | eng |
recordid | cdi_uspatents_grants_08085817 |
source | USPTO Issued Patents |
title | Automatic clock synchronization and distribution circuit for counter clock flow pipelined systems |
url | https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-02T18%3A56%3A29IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-uspatents_EFH&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=Fouts,%20Douglas%20Jai&rft.aucorp=The%20United%20States%20of%20America%20as%20represented%20by%20the%20Secretary%20of%20the%20Navy&rft.date=2011-12-27&rft_id=info:doi/&rft_dat=%3Cuspatents_EFH%3E08085817%3C/uspatents_EFH%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true |