Method and apparatus for testing delay faults
An apparatus or method for testing of a SOC processor device may minimize interference that is caused by interfacing a comparatively low-speed testing device with the high-speed processor during testing. Implementations may gate the input clock signal at the clock input to each domain of the SOC pro...
Gespeichert in:
Hauptverfasser: | , , |
---|---|
Format: | Patent |
Sprache: | eng |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
container_end_page | |
---|---|
container_issue | |
container_start_page | |
container_title | |
container_volume | |
creator | Ziaja, Thomas A Woodling, Kevin D Molyneaux, Robert F |
description | An apparatus or method for testing of a SOC processor device may minimize interference that is caused by interfacing a comparatively low-speed testing device with the high-speed processor during testing. Implementations may gate the input clock signal at the clock input to each domain of the SOC processor device rather than at the output of the PLL clock. The gating of the clock signal to each domain may then be controlled by clock stop signals generated by the testing device and sent to the individual domains of the processor device. Gating the clock signal at the domain may provide a more natural state for the circuit during testing as well as allow the test control unit to test the different domains of the SOC device individually. |
format | Patent |
fullrecord | <record><control><sourceid>uspatents_EFH</sourceid><recordid>TN_cdi_uspatents_grants_08074133</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>08074133</sourcerecordid><originalsourceid>FETCH-uspatents_grants_080741333</originalsourceid><addsrcrecordid>eNrjZND1TS3JyE9RSMwD4oKCxKLEktJihbT8IoWS1OKSzLx0hZTUnMRKhbTE0pySYh4G1rTEnOJUXijNzaDg5hri7KFbWlyQWJKaV1Icn16UCKIMLAzMTQyNjY2JUAIAloUq_g</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Method and apparatus for testing delay faults</title><source>USPTO Issued Patents</source><creator>Ziaja, Thomas A ; Woodling, Kevin D ; Molyneaux, Robert F</creator><creatorcontrib>Ziaja, Thomas A ; Woodling, Kevin D ; Molyneaux, Robert F ; Oracle America, Inc</creatorcontrib><description>An apparatus or method for testing of a SOC processor device may minimize interference that is caused by interfacing a comparatively low-speed testing device with the high-speed processor during testing. Implementations may gate the input clock signal at the clock input to each domain of the SOC processor device rather than at the output of the PLL clock. The gating of the clock signal to each domain may then be controlled by clock stop signals generated by the testing device and sent to the individual domains of the processor device. Gating the clock signal at the domain may provide a more natural state for the circuit during testing as well as allow the test control unit to test the different domains of the SOC device individually.</description><language>eng</language><creationdate>2011</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktopdf>$$Uhttps://image-ppubs.uspto.gov/dirsearch-public/print/downloadPdf/8074133$$EPDF$$P50$$Guspatents$$Hfree_for_read</linktopdf><link.rule.ids>230,308,776,798,881,64012</link.rule.ids><linktorsrc>$$Uhttps://image-ppubs.uspto.gov/dirsearch-public/print/downloadPdf/8074133$$EView_record_in_USPTO$$FView_record_in_$$GUSPTO$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>Ziaja, Thomas A</creatorcontrib><creatorcontrib>Woodling, Kevin D</creatorcontrib><creatorcontrib>Molyneaux, Robert F</creatorcontrib><creatorcontrib>Oracle America, Inc</creatorcontrib><title>Method and apparatus for testing delay faults</title><description>An apparatus or method for testing of a SOC processor device may minimize interference that is caused by interfacing a comparatively low-speed testing device with the high-speed processor during testing. Implementations may gate the input clock signal at the clock input to each domain of the SOC processor device rather than at the output of the PLL clock. The gating of the clock signal to each domain may then be controlled by clock stop signals generated by the testing device and sent to the individual domains of the processor device. Gating the clock signal at the domain may provide a more natural state for the circuit during testing as well as allow the test control unit to test the different domains of the SOC device individually.</description><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2011</creationdate><recordtype>patent</recordtype><sourceid>EFH</sourceid><recordid>eNrjZND1TS3JyE9RSMwD4oKCxKLEktJihbT8IoWS1OKSzLx0hZTUnMRKhbTE0pySYh4G1rTEnOJUXijNzaDg5hri7KFbWlyQWJKaV1Icn16UCKIMLAzMTQyNjY2JUAIAloUq_g</recordid><startdate>20111206</startdate><enddate>20111206</enddate><creator>Ziaja, Thomas A</creator><creator>Woodling, Kevin D</creator><creator>Molyneaux, Robert F</creator><scope>EFH</scope></search><sort><creationdate>20111206</creationdate><title>Method and apparatus for testing delay faults</title><author>Ziaja, Thomas A ; Woodling, Kevin D ; Molyneaux, Robert F</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-uspatents_grants_080741333</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2011</creationdate><toplevel>online_resources</toplevel><creatorcontrib>Ziaja, Thomas A</creatorcontrib><creatorcontrib>Woodling, Kevin D</creatorcontrib><creatorcontrib>Molyneaux, Robert F</creatorcontrib><creatorcontrib>Oracle America, Inc</creatorcontrib><collection>USPTO Issued Patents</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Ziaja, Thomas A</au><au>Woodling, Kevin D</au><au>Molyneaux, Robert F</au><aucorp>Oracle America, Inc</aucorp><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Method and apparatus for testing delay faults</title><date>2011-12-06</date><risdate>2011</risdate><abstract>An apparatus or method for testing of a SOC processor device may minimize interference that is caused by interfacing a comparatively low-speed testing device with the high-speed processor during testing. Implementations may gate the input clock signal at the clock input to each domain of the SOC processor device rather than at the output of the PLL clock. The gating of the clock signal to each domain may then be controlled by clock stop signals generated by the testing device and sent to the individual domains of the processor device. Gating the clock signal at the domain may provide a more natural state for the circuit during testing as well as allow the test control unit to test the different domains of the SOC device individually.</abstract><oa>free_for_read</oa></addata></record> |
fulltext | fulltext_linktorsrc |
identifier | |
ispartof | |
issn | |
language | eng |
recordid | cdi_uspatents_grants_08074133 |
source | USPTO Issued Patents |
title | Method and apparatus for testing delay faults |
url | https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-02-02T06%3A58%3A13IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-uspatents_EFH&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=Ziaja,%20Thomas%20A&rft.aucorp=Oracle%20America,%20Inc&rft.date=2011-12-06&rft_id=info:doi/&rft_dat=%3Cuspatents_EFH%3E08074133%3C/uspatents_EFH%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true |