DLL-based multiphase clock generator
The present invention relates to a delay-locked loop-based multiphase clock generator that generates a plurality of multiphase clocks from an input clock signal using a voltage controlled delay line including a plurality of dummy cells. The delay-locked loop-based multiphase clock generator includes...
Gespeichert in:
Hauptverfasser: | , , |
---|---|
Format: | Patent |
Sprache: | eng |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
container_end_page | |
---|---|
container_issue | |
container_start_page | |
container_title | |
container_volume | |
creator | Kim, Chulwoo Koo, Ja Bum Ok, Sung Hwa |
description | The present invention relates to a delay-locked loop-based multiphase clock generator that generates a plurality of multiphase clocks from an input clock signal using a voltage controlled delay line including a plurality of dummy cells. The delay-locked loop-based multiphase clock generator includes an anti-harmonic lock circuit that receives an input clock and a reference clock of multiple clocks, determines whether a pulse signal derived from the input clock is within a normal locking range of the reference clock, and outputs a compulsory control signal to compulsorily control an output signal of a phase detector if it is determined that the pulse signal is not within the normal locking range. |
format | Patent |
fullrecord | <record><control><sourceid>uspatents_EFH</sourceid><recordid>TN_cdi_uspatents_grants_08058913</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>08058913</sourcerecordid><originalsourceid>FETCH-uspatents_grants_080589133</originalsourceid><addsrcrecordid>eNrjZFBx8fHRTUosTk1RyC3NKcksyACyFZJz8pOzFdJT81KLEkvyi3gYWNMSc4pTeaE0N4OCm2uIs4duaXFBYklqXklxfHpRIogysDAwtbA0NDYmQgkAy1IndA</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>DLL-based multiphase clock generator</title><source>USPTO Issued Patents</source><creator>Kim, Chulwoo ; Koo, Ja Bum ; Ok, Sung Hwa</creator><creatorcontrib>Kim, Chulwoo ; Koo, Ja Bum ; Ok, Sung Hwa ; Korea University Industrial & Academic Collaboration Foundation</creatorcontrib><description>The present invention relates to a delay-locked loop-based multiphase clock generator that generates a plurality of multiphase clocks from an input clock signal using a voltage controlled delay line including a plurality of dummy cells. The delay-locked loop-based multiphase clock generator includes an anti-harmonic lock circuit that receives an input clock and a reference clock of multiple clocks, determines whether a pulse signal derived from the input clock is within a normal locking range of the reference clock, and outputs a compulsory control signal to compulsorily control an output signal of a phase detector if it is determined that the pulse signal is not within the normal locking range.</description><language>eng</language><creationdate>2011</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktopdf>$$Uhttps://image-ppubs.uspto.gov/dirsearch-public/print/downloadPdf/8058913$$EPDF$$P50$$Guspatents$$Hfree_for_read</linktopdf><link.rule.ids>230,308,780,802,885,64039</link.rule.ids><linktorsrc>$$Uhttps://image-ppubs.uspto.gov/dirsearch-public/print/downloadPdf/8058913$$EView_record_in_USPTO$$FView_record_in_$$GUSPTO$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>Kim, Chulwoo</creatorcontrib><creatorcontrib>Koo, Ja Bum</creatorcontrib><creatorcontrib>Ok, Sung Hwa</creatorcontrib><creatorcontrib>Korea University Industrial & Academic Collaboration Foundation</creatorcontrib><title>DLL-based multiphase clock generator</title><description>The present invention relates to a delay-locked loop-based multiphase clock generator that generates a plurality of multiphase clocks from an input clock signal using a voltage controlled delay line including a plurality of dummy cells. The delay-locked loop-based multiphase clock generator includes an anti-harmonic lock circuit that receives an input clock and a reference clock of multiple clocks, determines whether a pulse signal derived from the input clock is within a normal locking range of the reference clock, and outputs a compulsory control signal to compulsorily control an output signal of a phase detector if it is determined that the pulse signal is not within the normal locking range.</description><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2011</creationdate><recordtype>patent</recordtype><sourceid>EFH</sourceid><recordid>eNrjZFBx8fHRTUosTk1RyC3NKcksyACyFZJz8pOzFdJT81KLEkvyi3gYWNMSc4pTeaE0N4OCm2uIs4duaXFBYklqXklxfHpRIogysDAwtbA0NDYmQgkAy1IndA</recordid><startdate>20111115</startdate><enddate>20111115</enddate><creator>Kim, Chulwoo</creator><creator>Koo, Ja Bum</creator><creator>Ok, Sung Hwa</creator><scope>EFH</scope></search><sort><creationdate>20111115</creationdate><title>DLL-based multiphase clock generator</title><author>Kim, Chulwoo ; Koo, Ja Bum ; Ok, Sung Hwa</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-uspatents_grants_080589133</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2011</creationdate><toplevel>online_resources</toplevel><creatorcontrib>Kim, Chulwoo</creatorcontrib><creatorcontrib>Koo, Ja Bum</creatorcontrib><creatorcontrib>Ok, Sung Hwa</creatorcontrib><creatorcontrib>Korea University Industrial & Academic Collaboration Foundation</creatorcontrib><collection>USPTO Issued Patents</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Kim, Chulwoo</au><au>Koo, Ja Bum</au><au>Ok, Sung Hwa</au><aucorp>Korea University Industrial & Academic Collaboration Foundation</aucorp><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>DLL-based multiphase clock generator</title><date>2011-11-15</date><risdate>2011</risdate><abstract>The present invention relates to a delay-locked loop-based multiphase clock generator that generates a plurality of multiphase clocks from an input clock signal using a voltage controlled delay line including a plurality of dummy cells. The delay-locked loop-based multiphase clock generator includes an anti-harmonic lock circuit that receives an input clock and a reference clock of multiple clocks, determines whether a pulse signal derived from the input clock is within a normal locking range of the reference clock, and outputs a compulsory control signal to compulsorily control an output signal of a phase detector if it is determined that the pulse signal is not within the normal locking range.</abstract><oa>free_for_read</oa></addata></record> |
fulltext | fulltext_linktorsrc |
identifier | |
ispartof | |
issn | |
language | eng |
recordid | cdi_uspatents_grants_08058913 |
source | USPTO Issued Patents |
title | DLL-based multiphase clock generator |
url | https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2024-12-22T08%3A05%3A02IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-uspatents_EFH&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=Kim,%20Chulwoo&rft.aucorp=Korea%20University%20Industrial%20&%20Academic%20Collaboration%20Foundation&rft.date=2011-11-15&rft_id=info:doi/&rft_dat=%3Cuspatents_EFH%3E08058913%3C/uspatents_EFH%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true |