Processor local bus bridge for an embedded processor block core in an integrated circuit

A processor local bus bridge for a processor block ASIC core for embedding in an IC is described. A core logic-to-core logic bridge includes a slave processor local bus interface, a crossbar switch coupled to the slave processor local bus interface and a master processor local bus interface coupled...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: Li, Kam-Wing, Appelbaum, Jeffery H, Ansari, Ahmad R
Format: Patent
Sprache:eng
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator Li, Kam-Wing
Appelbaum, Jeffery H
Ansari, Ahmad R
description A processor local bus bridge for a processor block ASIC core for embedding in an IC is described. A core logic-to-core logic bridge includes a slave processor local bus interface, a crossbar switch coupled to the slave processor local bus interface and a master processor local bus interface coupled to the crossbar switch. The slave processor local bus interface and the master processor local bus interface are coupled to one another via the crossbar switch for bidirectional communication between a first and a second portion of core logic. The bridge provides rate adaptation for bridging for use of a frequency of operation associated with the crossbar switch which has substantially greater frequencies of operation than those associated with the core logic sides of the master and slave processor local bus interfaces.
format Patent
fullrecord <record><control><sourceid>uspatents_EFH</sourceid><recordid>TN_cdi_uspatents_grants_08006021</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>08006021</sourcerecordid><originalsourceid>FETCH-uspatents_grants_080060213</originalsourceid><addsrcrecordid>eNqNyzEKAjEQheE0FrJ6h7mAEBXEXhTLLSzsJJnMLoPZZJlJ7m8WxNrqh8f31ubZS0ZSzQIxo4vgq4IXDiPB0EaXgCZPIVCA-Ud9s2_ALAScFsOp0CiuNIUsWLlszGpwUWn7bWfgdn1c7ruqc3Op6KsdltiztSd72B__IB8pPTrF</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Processor local bus bridge for an embedded processor block core in an integrated circuit</title><source>USPTO Issued Patents</source><creator>Li, Kam-Wing ; Appelbaum, Jeffery H ; Ansari, Ahmad R</creator><creatorcontrib>Li, Kam-Wing ; Appelbaum, Jeffery H ; Ansari, Ahmad R ; Xilinx, Inc</creatorcontrib><description>A processor local bus bridge for a processor block ASIC core for embedding in an IC is described. A core logic-to-core logic bridge includes a slave processor local bus interface, a crossbar switch coupled to the slave processor local bus interface and a master processor local bus interface coupled to the crossbar switch. The slave processor local bus interface and the master processor local bus interface are coupled to one another via the crossbar switch for bidirectional communication between a first and a second portion of core logic. The bridge provides rate adaptation for bridging for use of a frequency of operation associated with the crossbar switch which has substantially greater frequencies of operation than those associated with the core logic sides of the master and slave processor local bus interfaces.</description><language>eng</language><creationdate>2011</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktopdf>$$Uhttps://image-ppubs.uspto.gov/dirsearch-public/print/downloadPdf/8006021$$EPDF$$P50$$Guspatents$$Hfree_for_read</linktopdf><link.rule.ids>230,308,776,798,881,64012</link.rule.ids><linktorsrc>$$Uhttps://image-ppubs.uspto.gov/dirsearch-public/print/downloadPdf/8006021$$EView_record_in_USPTO$$FView_record_in_$$GUSPTO$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>Li, Kam-Wing</creatorcontrib><creatorcontrib>Appelbaum, Jeffery H</creatorcontrib><creatorcontrib>Ansari, Ahmad R</creatorcontrib><creatorcontrib>Xilinx, Inc</creatorcontrib><title>Processor local bus bridge for an embedded processor block core in an integrated circuit</title><description>A processor local bus bridge for a processor block ASIC core for embedding in an IC is described. A core logic-to-core logic bridge includes a slave processor local bus interface, a crossbar switch coupled to the slave processor local bus interface and a master processor local bus interface coupled to the crossbar switch. The slave processor local bus interface and the master processor local bus interface are coupled to one another via the crossbar switch for bidirectional communication between a first and a second portion of core logic. The bridge provides rate adaptation for bridging for use of a frequency of operation associated with the crossbar switch which has substantially greater frequencies of operation than those associated with the core logic sides of the master and slave processor local bus interfaces.</description><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2011</creationdate><recordtype>patent</recordtype><sourceid>EFH</sourceid><recordid>eNqNyzEKAjEQheE0FrJ6h7mAEBXEXhTLLSzsJJnMLoPZZJlJ7m8WxNrqh8f31ubZS0ZSzQIxo4vgq4IXDiPB0EaXgCZPIVCA-Ud9s2_ALAScFsOp0CiuNIUsWLlszGpwUWn7bWfgdn1c7ruqc3Op6KsdltiztSd72B__IB8pPTrF</recordid><startdate>20110823</startdate><enddate>20110823</enddate><creator>Li, Kam-Wing</creator><creator>Appelbaum, Jeffery H</creator><creator>Ansari, Ahmad R</creator><scope>EFH</scope></search><sort><creationdate>20110823</creationdate><title>Processor local bus bridge for an embedded processor block core in an integrated circuit</title><author>Li, Kam-Wing ; Appelbaum, Jeffery H ; Ansari, Ahmad R</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-uspatents_grants_080060213</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2011</creationdate><toplevel>online_resources</toplevel><creatorcontrib>Li, Kam-Wing</creatorcontrib><creatorcontrib>Appelbaum, Jeffery H</creatorcontrib><creatorcontrib>Ansari, Ahmad R</creatorcontrib><creatorcontrib>Xilinx, Inc</creatorcontrib><collection>USPTO Issued Patents</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Li, Kam-Wing</au><au>Appelbaum, Jeffery H</au><au>Ansari, Ahmad R</au><aucorp>Xilinx, Inc</aucorp><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Processor local bus bridge for an embedded processor block core in an integrated circuit</title><date>2011-08-23</date><risdate>2011</risdate><abstract>A processor local bus bridge for a processor block ASIC core for embedding in an IC is described. A core logic-to-core logic bridge includes a slave processor local bus interface, a crossbar switch coupled to the slave processor local bus interface and a master processor local bus interface coupled to the crossbar switch. The slave processor local bus interface and the master processor local bus interface are coupled to one another via the crossbar switch for bidirectional communication between a first and a second portion of core logic. The bridge provides rate adaptation for bridging for use of a frequency of operation associated with the crossbar switch which has substantially greater frequencies of operation than those associated with the core logic sides of the master and slave processor local bus interfaces.</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng
recordid cdi_uspatents_grants_08006021
source USPTO Issued Patents
title Processor local bus bridge for an embedded processor block core in an integrated circuit
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-02-15T16%3A25%3A41IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-uspatents_EFH&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=Li,%20Kam-Wing&rft.aucorp=Xilinx,%20Inc&rft.date=2011-08-23&rft_id=info:doi/&rft_dat=%3Cuspatents_EFH%3E08006021%3C/uspatents_EFH%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true