BIST DDR memory interface circuit and method for testing the same

An apparatus and method for self-testing a DDR memory interface are disclosed. In one aspect, a built-in-self-test (BIST) memory interface circuit includes a signal multiplier for receiving a first clock signal from a tester and outputs a multiplied clock signal. A first multiplexer is used for sele...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: Jarboe, Jr, James Michael, Panigrahi, Sukanta Kishore, Agrawal, Vinay, Nayak, Neeraj P
Format: Patent
Sprache:eng
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator Jarboe, Jr, James Michael
Panigrahi, Sukanta Kishore
Agrawal, Vinay
Nayak, Neeraj P
description An apparatus and method for self-testing a DDR memory interface are disclosed. In one aspect, a built-in-self-test (BIST) memory interface circuit includes a signal multiplier for receiving a first clock signal from a tester and outputs a multiplied clock signal. A first multiplexer is used for selecting between a test mode and a normal operating mode and provides an output signal. A delay magnitude generator is coupled to the signal multiplier to receive the multiplied clock signal and provides a second clock signal and a phase control signal. A plurality of digitally controlled delay line blocks are used for each receiving the second clock signal and the phase control signal and outputting a phase shifted data strobe output signal in response to receiving an internal data strobe input signal. A second multiplexer selects one of the internal data strobe input signals and a third multiplexer selects the phase shifted data strobe output signal that corresponds to the selected internal data strobe input signal. A phase detector determines a phase difference between the selected internal data strobe input signal and the selected phase shifted data strobe output signal and outputs a phase difference value.
format Patent
fullrecord <record><control><sourceid>uspatents_EFH</sourceid><recordid>TN_cdi_uspatents_grants_07940066</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>07940066</sourcerecordid><originalsourceid>FETCH-uspatents_grants_079400663</originalsourceid><addsrcrecordid>eNrjZHB08gwOUXBxCVLITc3NL6pUyMwrSS1KS0xOVUjOLEouzSxRSMxLAUqWZOSnKKTlFymUpBaXZOalK5RkpCoUJ-am8jCwpiXmFKfyQmluBgU31xBnD93S4oLEktS8kuL49KJEEGVgbmliYGBmZkyEEgA5AjF_</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>BIST DDR memory interface circuit and method for testing the same</title><source>USPTO Issued Patents</source><creator>Jarboe, Jr, James Michael ; Panigrahi, Sukanta Kishore ; Agrawal, Vinay ; Nayak, Neeraj P</creator><creatorcontrib>Jarboe, Jr, James Michael ; Panigrahi, Sukanta Kishore ; Agrawal, Vinay ; Nayak, Neeraj P ; Texas Instruments Incorporated</creatorcontrib><description>An apparatus and method for self-testing a DDR memory interface are disclosed. In one aspect, a built-in-self-test (BIST) memory interface circuit includes a signal multiplier for receiving a first clock signal from a tester and outputs a multiplied clock signal. A first multiplexer is used for selecting between a test mode and a normal operating mode and provides an output signal. A delay magnitude generator is coupled to the signal multiplier to receive the multiplied clock signal and provides a second clock signal and a phase control signal. A plurality of digitally controlled delay line blocks are used for each receiving the second clock signal and the phase control signal and outputting a phase shifted data strobe output signal in response to receiving an internal data strobe input signal. A second multiplexer selects one of the internal data strobe input signals and a third multiplexer selects the phase shifted data strobe output signal that corresponds to the selected internal data strobe input signal. A phase detector determines a phase difference between the selected internal data strobe input signal and the selected phase shifted data strobe output signal and outputs a phase difference value.</description><language>eng</language><creationdate>2011</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktopdf>$$Uhttps://image-ppubs.uspto.gov/dirsearch-public/print/downloadPdf/7940066$$EPDF$$P50$$Guspatents$$Hfree_for_read</linktopdf><link.rule.ids>230,308,776,798,881,64012</link.rule.ids><linktorsrc>$$Uhttps://image-ppubs.uspto.gov/dirsearch-public/print/downloadPdf/7940066$$EView_record_in_USPTO$$FView_record_in_$$GUSPTO$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>Jarboe, Jr, James Michael</creatorcontrib><creatorcontrib>Panigrahi, Sukanta Kishore</creatorcontrib><creatorcontrib>Agrawal, Vinay</creatorcontrib><creatorcontrib>Nayak, Neeraj P</creatorcontrib><creatorcontrib>Texas Instruments Incorporated</creatorcontrib><title>BIST DDR memory interface circuit and method for testing the same</title><description>An apparatus and method for self-testing a DDR memory interface are disclosed. In one aspect, a built-in-self-test (BIST) memory interface circuit includes a signal multiplier for receiving a first clock signal from a tester and outputs a multiplied clock signal. A first multiplexer is used for selecting between a test mode and a normal operating mode and provides an output signal. A delay magnitude generator is coupled to the signal multiplier to receive the multiplied clock signal and provides a second clock signal and a phase control signal. A plurality of digitally controlled delay line blocks are used for each receiving the second clock signal and the phase control signal and outputting a phase shifted data strobe output signal in response to receiving an internal data strobe input signal. A second multiplexer selects one of the internal data strobe input signals and a third multiplexer selects the phase shifted data strobe output signal that corresponds to the selected internal data strobe input signal. A phase detector determines a phase difference between the selected internal data strobe input signal and the selected phase shifted data strobe output signal and outputs a phase difference value.</description><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2011</creationdate><recordtype>patent</recordtype><sourceid>EFH</sourceid><recordid>eNrjZHB08gwOUXBxCVLITc3NL6pUyMwrSS1KS0xOVUjOLEouzSxRSMxLAUqWZOSnKKTlFymUpBaXZOalK5RkpCoUJ-am8jCwpiXmFKfyQmluBgU31xBnD93S4oLEktS8kuL49KJEEGVgbmliYGBmZkyEEgA5AjF_</recordid><startdate>20110510</startdate><enddate>20110510</enddate><creator>Jarboe, Jr, James Michael</creator><creator>Panigrahi, Sukanta Kishore</creator><creator>Agrawal, Vinay</creator><creator>Nayak, Neeraj P</creator><scope>EFH</scope></search><sort><creationdate>20110510</creationdate><title>BIST DDR memory interface circuit and method for testing the same</title><author>Jarboe, Jr, James Michael ; Panigrahi, Sukanta Kishore ; Agrawal, Vinay ; Nayak, Neeraj P</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-uspatents_grants_079400663</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2011</creationdate><toplevel>online_resources</toplevel><creatorcontrib>Jarboe, Jr, James Michael</creatorcontrib><creatorcontrib>Panigrahi, Sukanta Kishore</creatorcontrib><creatorcontrib>Agrawal, Vinay</creatorcontrib><creatorcontrib>Nayak, Neeraj P</creatorcontrib><creatorcontrib>Texas Instruments Incorporated</creatorcontrib><collection>USPTO Issued Patents</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Jarboe, Jr, James Michael</au><au>Panigrahi, Sukanta Kishore</au><au>Agrawal, Vinay</au><au>Nayak, Neeraj P</au><aucorp>Texas Instruments Incorporated</aucorp><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>BIST DDR memory interface circuit and method for testing the same</title><date>2011-05-10</date><risdate>2011</risdate><abstract>An apparatus and method for self-testing a DDR memory interface are disclosed. In one aspect, a built-in-self-test (BIST) memory interface circuit includes a signal multiplier for receiving a first clock signal from a tester and outputs a multiplied clock signal. A first multiplexer is used for selecting between a test mode and a normal operating mode and provides an output signal. A delay magnitude generator is coupled to the signal multiplier to receive the multiplied clock signal and provides a second clock signal and a phase control signal. A plurality of digitally controlled delay line blocks are used for each receiving the second clock signal and the phase control signal and outputting a phase shifted data strobe output signal in response to receiving an internal data strobe input signal. A second multiplexer selects one of the internal data strobe input signals and a third multiplexer selects the phase shifted data strobe output signal that corresponds to the selected internal data strobe input signal. A phase detector determines a phase difference between the selected internal data strobe input signal and the selected phase shifted data strobe output signal and outputs a phase difference value.</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng
recordid cdi_uspatents_grants_07940066
source USPTO Issued Patents
title BIST DDR memory interface circuit and method for testing the same
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-02-03T19%3A41%3A17IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-uspatents_EFH&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=Jarboe,%20Jr,%20James%20Michael&rft.aucorp=Texas%20Instruments%20Incorporated&rft.date=2011-05-10&rft_id=info:doi/&rft_dat=%3Cuspatents_EFH%3E07940066%3C/uspatents_EFH%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true