Design-for-test-aware hierarchical design planning
Full-chip scan data can be advantageously used during design planning to minimize top-level scan wires and scan feedthroughs. The scan cells can be reordered using a modified cost function to promote connecting all scan cells in one plan group before crossing to a scan cell in another plan group. Th...
Gespeichert in:
Hauptverfasser: | , , , , , , |
---|---|
Format: | Patent |
Sprache: | eng |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
container_end_page | |
---|---|
container_issue | |
container_start_page | |
container_title | |
container_volume | |
creator | Chien, Hung-Chun Mathew, Ben Takkars, Padmashree Liu, Bang Tai, Chang-Wei Xiong, Xiao-Ming Yeap, Gary K |
description | Full-chip scan data can be advantageously used during design planning to minimize top-level scan wires and scan feedthroughs. The scan cells can be reordered using a modified cost function to promote connecting all scan cells in one plan group before crossing to a scan cell in another plan group. The modified cost function can take into account penalty parameters. The penalty parameters can include at least one of: membership in a plan group or a top-level physical hierarchy, size of a plan group, FLOATING/ORDERED scan element in scan data, location of endpoints of an ORDERED list, location of endpoints of a macro, and membership in a plan group containing a STOP point. Scan data, at the block-level and at the top-level, can be automatically updated to reflect the plan groups and optimized scan chains. |
format | Patent |
fullrecord | <record><control><sourceid>uspatents_EFH</sourceid><recordid>TN_cdi_uspatents_grants_07937677</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>07937677</sourcerecordid><originalsourceid>FETCH-uspatents_grants_079376773</originalsourceid><addsrcrecordid>eNrjZDBySS3OTM_TTcsv0i1JLS7RTSxPLEpVyMhMLUosSs7ITE7MUUgBK1EoyEnMy8vMS-dhYE1LzClO5YXS3AwKbq4hzh66pcUFiSWpeSXF8elFiSDKwNzS2NzM3NyYCCUAp0gtKw</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Design-for-test-aware hierarchical design planning</title><source>USPTO Issued Patents</source><creator>Chien, Hung-Chun ; Mathew, Ben ; Takkars, Padmashree ; Liu, Bang ; Tai, Chang-Wei ; Xiong, Xiao-Ming ; Yeap, Gary K</creator><creatorcontrib>Chien, Hung-Chun ; Mathew, Ben ; Takkars, Padmashree ; Liu, Bang ; Tai, Chang-Wei ; Xiong, Xiao-Ming ; Yeap, Gary K ; Synopsys, Inc</creatorcontrib><description>Full-chip scan data can be advantageously used during design planning to minimize top-level scan wires and scan feedthroughs. The scan cells can be reordered using a modified cost function to promote connecting all scan cells in one plan group before crossing to a scan cell in another plan group. The modified cost function can take into account penalty parameters. The penalty parameters can include at least one of: membership in a plan group or a top-level physical hierarchy, size of a plan group, FLOATING/ORDERED scan element in scan data, location of endpoints of an ORDERED list, location of endpoints of a macro, and membership in a plan group containing a STOP point. Scan data, at the block-level and at the top-level, can be automatically updated to reflect the plan groups and optimized scan chains.</description><language>eng</language><creationdate>2011</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktopdf>$$Uhttps://image-ppubs.uspto.gov/dirsearch-public/print/downloadPdf/7937677$$EPDF$$P50$$Guspatents$$Hfree_for_read</linktopdf><link.rule.ids>230,308,777,799,882,64018</link.rule.ids><linktorsrc>$$Uhttps://image-ppubs.uspto.gov/dirsearch-public/print/downloadPdf/7937677$$EView_record_in_USPTO$$FView_record_in_$$GUSPTO$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>Chien, Hung-Chun</creatorcontrib><creatorcontrib>Mathew, Ben</creatorcontrib><creatorcontrib>Takkars, Padmashree</creatorcontrib><creatorcontrib>Liu, Bang</creatorcontrib><creatorcontrib>Tai, Chang-Wei</creatorcontrib><creatorcontrib>Xiong, Xiao-Ming</creatorcontrib><creatorcontrib>Yeap, Gary K</creatorcontrib><creatorcontrib>Synopsys, Inc</creatorcontrib><title>Design-for-test-aware hierarchical design planning</title><description>Full-chip scan data can be advantageously used during design planning to minimize top-level scan wires and scan feedthroughs. The scan cells can be reordered using a modified cost function to promote connecting all scan cells in one plan group before crossing to a scan cell in another plan group. The modified cost function can take into account penalty parameters. The penalty parameters can include at least one of: membership in a plan group or a top-level physical hierarchy, size of a plan group, FLOATING/ORDERED scan element in scan data, location of endpoints of an ORDERED list, location of endpoints of a macro, and membership in a plan group containing a STOP point. Scan data, at the block-level and at the top-level, can be automatically updated to reflect the plan groups and optimized scan chains.</description><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2011</creationdate><recordtype>patent</recordtype><sourceid>EFH</sourceid><recordid>eNrjZDBySS3OTM_TTcsv0i1JLS7RTSxPLEpVyMhMLUosSs7ITE7MUUgBK1EoyEnMy8vMS-dhYE1LzClO5YXS3AwKbq4hzh66pcUFiSWpeSXF8elFiSDKwNzS2NzM3NyYCCUAp0gtKw</recordid><startdate>20110503</startdate><enddate>20110503</enddate><creator>Chien, Hung-Chun</creator><creator>Mathew, Ben</creator><creator>Takkars, Padmashree</creator><creator>Liu, Bang</creator><creator>Tai, Chang-Wei</creator><creator>Xiong, Xiao-Ming</creator><creator>Yeap, Gary K</creator><scope>EFH</scope></search><sort><creationdate>20110503</creationdate><title>Design-for-test-aware hierarchical design planning</title><author>Chien, Hung-Chun ; Mathew, Ben ; Takkars, Padmashree ; Liu, Bang ; Tai, Chang-Wei ; Xiong, Xiao-Ming ; Yeap, Gary K</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-uspatents_grants_079376773</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2011</creationdate><toplevel>online_resources</toplevel><creatorcontrib>Chien, Hung-Chun</creatorcontrib><creatorcontrib>Mathew, Ben</creatorcontrib><creatorcontrib>Takkars, Padmashree</creatorcontrib><creatorcontrib>Liu, Bang</creatorcontrib><creatorcontrib>Tai, Chang-Wei</creatorcontrib><creatorcontrib>Xiong, Xiao-Ming</creatorcontrib><creatorcontrib>Yeap, Gary K</creatorcontrib><creatorcontrib>Synopsys, Inc</creatorcontrib><collection>USPTO Issued Patents</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Chien, Hung-Chun</au><au>Mathew, Ben</au><au>Takkars, Padmashree</au><au>Liu, Bang</au><au>Tai, Chang-Wei</au><au>Xiong, Xiao-Ming</au><au>Yeap, Gary K</au><aucorp>Synopsys, Inc</aucorp><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Design-for-test-aware hierarchical design planning</title><date>2011-05-03</date><risdate>2011</risdate><abstract>Full-chip scan data can be advantageously used during design planning to minimize top-level scan wires and scan feedthroughs. The scan cells can be reordered using a modified cost function to promote connecting all scan cells in one plan group before crossing to a scan cell in another plan group. The modified cost function can take into account penalty parameters. The penalty parameters can include at least one of: membership in a plan group or a top-level physical hierarchy, size of a plan group, FLOATING/ORDERED scan element in scan data, location of endpoints of an ORDERED list, location of endpoints of a macro, and membership in a plan group containing a STOP point. Scan data, at the block-level and at the top-level, can be automatically updated to reflect the plan groups and optimized scan chains.</abstract><oa>free_for_read</oa></addata></record> |
fulltext | fulltext_linktorsrc |
identifier | |
ispartof | |
issn | |
language | eng |
recordid | cdi_uspatents_grants_07937677 |
source | USPTO Issued Patents |
title | Design-for-test-aware hierarchical design planning |
url | https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-19T23%3A42%3A19IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-uspatents_EFH&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=Chien,%20Hung-Chun&rft.aucorp=Synopsys,%20Inc&rft.date=2011-05-03&rft_id=info:doi/&rft_dat=%3Cuspatents_EFH%3E07937677%3C/uspatents_EFH%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true |